apic.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402
  1. /*
  2. * Local APIC handling, local APIC timers
  3. *
  4. * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
  5. *
  6. * Fixes
  7. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  8. * thanks to Eric Gilmore
  9. * and Rolf G. Tews
  10. * for testing these extensively.
  11. * Maciej W. Rozycki : Various updates and fixes.
  12. * Mikael Pettersson : Power Management for UP-APIC.
  13. * Pavel Machek and
  14. * Mikael Pettersson : PM converted to driver model.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/mm.h>
  18. #include <linux/delay.h>
  19. #include <linux/bootmem.h>
  20. #include <linux/smp_lock.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/mc146818rtc.h>
  23. #include <linux/kernel_stat.h>
  24. #include <linux/sysdev.h>
  25. #include <linux/cpu.h>
  26. #include <linux/module.h>
  27. #include <asm/atomic.h>
  28. #include <asm/smp.h>
  29. #include <asm/mtrr.h>
  30. #include <asm/mpspec.h>
  31. #include <asm/desc.h>
  32. #include <asm/arch_hooks.h>
  33. #include <asm/hpet.h>
  34. #include <asm/i8253.h>
  35. #include <asm/nmi.h>
  36. #include <mach_apic.h>
  37. #include <mach_apicdef.h>
  38. #include <mach_ipi.h>
  39. #include "io_ports.h"
  40. /*
  41. * cpu_mask that denotes the CPUs that needs timer interrupt coming in as
  42. * IPIs in place of local APIC timers
  43. */
  44. static cpumask_t timer_bcast_ipi;
  45. /*
  46. * Knob to control our willingness to enable the local APIC.
  47. */
  48. static int enable_local_apic __initdata = 0; /* -1=force-disable, +1=force-enable */
  49. static inline void lapic_disable(void)
  50. {
  51. enable_local_apic = -1;
  52. clear_bit(X86_FEATURE_APIC, boot_cpu_data.x86_capability);
  53. }
  54. static inline void lapic_enable(void)
  55. {
  56. enable_local_apic = 1;
  57. }
  58. /*
  59. * Debug level
  60. */
  61. int apic_verbosity;
  62. static void apic_pm_activate(void);
  63. static int modern_apic(void)
  64. {
  65. unsigned int lvr, version;
  66. /* AMD systems use old APIC versions, so check the CPU */
  67. if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
  68. boot_cpu_data.x86 >= 0xf)
  69. return 1;
  70. lvr = apic_read(APIC_LVR);
  71. version = GET_APIC_VERSION(lvr);
  72. return version >= 0x14;
  73. }
  74. /*
  75. * 'what should we do if we get a hw irq event on an illegal vector'.
  76. * each architecture has to answer this themselves.
  77. */
  78. void ack_bad_irq(unsigned int irq)
  79. {
  80. printk("unexpected IRQ trap at vector %02x\n", irq);
  81. /*
  82. * Currently unexpected vectors happen only on SMP and APIC.
  83. * We _must_ ack these because every local APIC has only N
  84. * irq slots per priority level, and a 'hanging, unacked' IRQ
  85. * holds up an irq slot - in excessive cases (when multiple
  86. * unexpected vectors occur) that might lock up the APIC
  87. * completely.
  88. * But only ack when the APIC is enabled -AK
  89. */
  90. if (cpu_has_apic)
  91. ack_APIC_irq();
  92. }
  93. void __init apic_intr_init(void)
  94. {
  95. #ifdef CONFIG_SMP
  96. smp_intr_init();
  97. #endif
  98. /* self generated IPI for local APIC timer */
  99. set_intr_gate(LOCAL_TIMER_VECTOR, apic_timer_interrupt);
  100. /* IPI vectors for APIC spurious and error interrupts */
  101. set_intr_gate(SPURIOUS_APIC_VECTOR, spurious_interrupt);
  102. set_intr_gate(ERROR_APIC_VECTOR, error_interrupt);
  103. /* thermal monitor LVT interrupt */
  104. #ifdef CONFIG_X86_MCE_P4THERMAL
  105. set_intr_gate(THERMAL_APIC_VECTOR, thermal_interrupt);
  106. #endif
  107. }
  108. /* Using APIC to generate smp_local_timer_interrupt? */
  109. int using_apic_timer __read_mostly = 0;
  110. static int enabled_via_apicbase;
  111. void enable_NMI_through_LVT0 (void * dummy)
  112. {
  113. unsigned int v, ver;
  114. ver = apic_read(APIC_LVR);
  115. ver = GET_APIC_VERSION(ver);
  116. v = APIC_DM_NMI; /* unmask and set to NMI */
  117. if (!APIC_INTEGRATED(ver)) /* 82489DX */
  118. v |= APIC_LVT_LEVEL_TRIGGER;
  119. apic_write_around(APIC_LVT0, v);
  120. }
  121. int get_physical_broadcast(void)
  122. {
  123. if (modern_apic())
  124. return 0xff;
  125. else
  126. return 0xf;
  127. }
  128. int get_maxlvt(void)
  129. {
  130. unsigned int v, ver, maxlvt;
  131. v = apic_read(APIC_LVR);
  132. ver = GET_APIC_VERSION(v);
  133. /* 82489DXs do not report # of LVT entries. */
  134. maxlvt = APIC_INTEGRATED(ver) ? GET_APIC_MAXLVT(v) : 2;
  135. return maxlvt;
  136. }
  137. void clear_local_APIC(void)
  138. {
  139. int maxlvt;
  140. unsigned long v;
  141. maxlvt = get_maxlvt();
  142. /*
  143. * Masking an LVT entry can trigger a local APIC error
  144. * if the vector is zero. Mask LVTERR first to prevent this.
  145. */
  146. if (maxlvt >= 3) {
  147. v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
  148. apic_write_around(APIC_LVTERR, v | APIC_LVT_MASKED);
  149. }
  150. /*
  151. * Careful: we have to set masks only first to deassert
  152. * any level-triggered sources.
  153. */
  154. v = apic_read(APIC_LVTT);
  155. apic_write_around(APIC_LVTT, v | APIC_LVT_MASKED);
  156. v = apic_read(APIC_LVT0);
  157. apic_write_around(APIC_LVT0, v | APIC_LVT_MASKED);
  158. v = apic_read(APIC_LVT1);
  159. apic_write_around(APIC_LVT1, v | APIC_LVT_MASKED);
  160. if (maxlvt >= 4) {
  161. v = apic_read(APIC_LVTPC);
  162. apic_write_around(APIC_LVTPC, v | APIC_LVT_MASKED);
  163. }
  164. /* lets not touch this if we didn't frob it */
  165. #ifdef CONFIG_X86_MCE_P4THERMAL
  166. if (maxlvt >= 5) {
  167. v = apic_read(APIC_LVTTHMR);
  168. apic_write_around(APIC_LVTTHMR, v | APIC_LVT_MASKED);
  169. }
  170. #endif
  171. /*
  172. * Clean APIC state for other OSs:
  173. */
  174. apic_write_around(APIC_LVTT, APIC_LVT_MASKED);
  175. apic_write_around(APIC_LVT0, APIC_LVT_MASKED);
  176. apic_write_around(APIC_LVT1, APIC_LVT_MASKED);
  177. if (maxlvt >= 3)
  178. apic_write_around(APIC_LVTERR, APIC_LVT_MASKED);
  179. if (maxlvt >= 4)
  180. apic_write_around(APIC_LVTPC, APIC_LVT_MASKED);
  181. #ifdef CONFIG_X86_MCE_P4THERMAL
  182. if (maxlvt >= 5)
  183. apic_write_around(APIC_LVTTHMR, APIC_LVT_MASKED);
  184. #endif
  185. v = GET_APIC_VERSION(apic_read(APIC_LVR));
  186. if (APIC_INTEGRATED(v)) { /* !82489DX */
  187. if (maxlvt > 3) /* Due to Pentium errata 3AP and 11AP. */
  188. apic_write(APIC_ESR, 0);
  189. apic_read(APIC_ESR);
  190. }
  191. }
  192. void __init connect_bsp_APIC(void)
  193. {
  194. if (pic_mode) {
  195. /*
  196. * Do not trust the local APIC being empty at bootup.
  197. */
  198. clear_local_APIC();
  199. /*
  200. * PIC mode, enable APIC mode in the IMCR, i.e.
  201. * connect BSP's local APIC to INT and NMI lines.
  202. */
  203. apic_printk(APIC_VERBOSE, "leaving PIC mode, "
  204. "enabling APIC mode.\n");
  205. outb(0x70, 0x22);
  206. outb(0x01, 0x23);
  207. }
  208. enable_apic_mode();
  209. }
  210. void disconnect_bsp_APIC(int virt_wire_setup)
  211. {
  212. if (pic_mode) {
  213. /*
  214. * Put the board back into PIC mode (has an effect
  215. * only on certain older boards). Note that APIC
  216. * interrupts, including IPIs, won't work beyond
  217. * this point! The only exception are INIT IPIs.
  218. */
  219. apic_printk(APIC_VERBOSE, "disabling APIC mode, "
  220. "entering PIC mode.\n");
  221. outb(0x70, 0x22);
  222. outb(0x00, 0x23);
  223. }
  224. else {
  225. /* Go back to Virtual Wire compatibility mode */
  226. unsigned long value;
  227. /* For the spurious interrupt use vector F, and enable it */
  228. value = apic_read(APIC_SPIV);
  229. value &= ~APIC_VECTOR_MASK;
  230. value |= APIC_SPIV_APIC_ENABLED;
  231. value |= 0xf;
  232. apic_write_around(APIC_SPIV, value);
  233. if (!virt_wire_setup) {
  234. /* For LVT0 make it edge triggered, active high, external and enabled */
  235. value = apic_read(APIC_LVT0);
  236. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  237. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  238. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED );
  239. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  240. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
  241. apic_write_around(APIC_LVT0, value);
  242. }
  243. else {
  244. /* Disable LVT0 */
  245. apic_write_around(APIC_LVT0, APIC_LVT_MASKED);
  246. }
  247. /* For LVT1 make it edge triggered, active high, nmi and enabled */
  248. value = apic_read(APIC_LVT1);
  249. value &= ~(
  250. APIC_MODE_MASK | APIC_SEND_PENDING |
  251. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  252. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  253. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  254. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
  255. apic_write_around(APIC_LVT1, value);
  256. }
  257. }
  258. void disable_local_APIC(void)
  259. {
  260. unsigned long value;
  261. clear_local_APIC();
  262. /*
  263. * Disable APIC (implies clearing of registers
  264. * for 82489DX!).
  265. */
  266. value = apic_read(APIC_SPIV);
  267. value &= ~APIC_SPIV_APIC_ENABLED;
  268. apic_write_around(APIC_SPIV, value);
  269. if (enabled_via_apicbase) {
  270. unsigned int l, h;
  271. rdmsr(MSR_IA32_APICBASE, l, h);
  272. l &= ~MSR_IA32_APICBASE_ENABLE;
  273. wrmsr(MSR_IA32_APICBASE, l, h);
  274. }
  275. }
  276. /*
  277. * This is to verify that we're looking at a real local APIC.
  278. * Check these against your board if the CPUs aren't getting
  279. * started for no apparent reason.
  280. */
  281. int __init verify_local_APIC(void)
  282. {
  283. unsigned int reg0, reg1;
  284. /*
  285. * The version register is read-only in a real APIC.
  286. */
  287. reg0 = apic_read(APIC_LVR);
  288. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
  289. apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
  290. reg1 = apic_read(APIC_LVR);
  291. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
  292. /*
  293. * The two version reads above should print the same
  294. * numbers. If the second one is different, then we
  295. * poke at a non-APIC.
  296. */
  297. if (reg1 != reg0)
  298. return 0;
  299. /*
  300. * Check if the version looks reasonably.
  301. */
  302. reg1 = GET_APIC_VERSION(reg0);
  303. if (reg1 == 0x00 || reg1 == 0xff)
  304. return 0;
  305. reg1 = get_maxlvt();
  306. if (reg1 < 0x02 || reg1 == 0xff)
  307. return 0;
  308. /*
  309. * The ID register is read/write in a real APIC.
  310. */
  311. reg0 = apic_read(APIC_ID);
  312. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
  313. /*
  314. * The next two are just to see if we have sane values.
  315. * They're only really relevant if we're in Virtual Wire
  316. * compatibility mode, but most boxes are anymore.
  317. */
  318. reg0 = apic_read(APIC_LVT0);
  319. apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
  320. reg1 = apic_read(APIC_LVT1);
  321. apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
  322. return 1;
  323. }
  324. void __init sync_Arb_IDs(void)
  325. {
  326. /* Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1
  327. And not needed on AMD */
  328. if (modern_apic())
  329. return;
  330. /*
  331. * Wait for idle.
  332. */
  333. apic_wait_icr_idle();
  334. apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
  335. apic_write_around(APIC_ICR, APIC_DEST_ALLINC | APIC_INT_LEVELTRIG
  336. | APIC_DM_INIT);
  337. }
  338. extern void __error_in_apic_c (void);
  339. /*
  340. * An initial setup of the virtual wire mode.
  341. */
  342. void __init init_bsp_APIC(void)
  343. {
  344. unsigned long value, ver;
  345. /*
  346. * Don't do the setup now if we have a SMP BIOS as the
  347. * through-I/O-APIC virtual wire mode might be active.
  348. */
  349. if (smp_found_config || !cpu_has_apic)
  350. return;
  351. value = apic_read(APIC_LVR);
  352. ver = GET_APIC_VERSION(value);
  353. /*
  354. * Do not trust the local APIC being empty at bootup.
  355. */
  356. clear_local_APIC();
  357. /*
  358. * Enable APIC.
  359. */
  360. value = apic_read(APIC_SPIV);
  361. value &= ~APIC_VECTOR_MASK;
  362. value |= APIC_SPIV_APIC_ENABLED;
  363. /* This bit is reserved on P4/Xeon and should be cleared */
  364. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) && (boot_cpu_data.x86 == 15))
  365. value &= ~APIC_SPIV_FOCUS_DISABLED;
  366. else
  367. value |= APIC_SPIV_FOCUS_DISABLED;
  368. value |= SPURIOUS_APIC_VECTOR;
  369. apic_write_around(APIC_SPIV, value);
  370. /*
  371. * Set up the virtual wire mode.
  372. */
  373. apic_write_around(APIC_LVT0, APIC_DM_EXTINT);
  374. value = APIC_DM_NMI;
  375. if (!APIC_INTEGRATED(ver)) /* 82489DX */
  376. value |= APIC_LVT_LEVEL_TRIGGER;
  377. apic_write_around(APIC_LVT1, value);
  378. }
  379. void __devinit setup_local_APIC(void)
  380. {
  381. unsigned long oldvalue, value, ver, maxlvt;
  382. int i, j;
  383. /* Pound the ESR really hard over the head with a big hammer - mbligh */
  384. if (esr_disable) {
  385. apic_write(APIC_ESR, 0);
  386. apic_write(APIC_ESR, 0);
  387. apic_write(APIC_ESR, 0);
  388. apic_write(APIC_ESR, 0);
  389. }
  390. value = apic_read(APIC_LVR);
  391. ver = GET_APIC_VERSION(value);
  392. if ((SPURIOUS_APIC_VECTOR & 0x0f) != 0x0f)
  393. __error_in_apic_c();
  394. /*
  395. * Double-check whether this APIC is really registered.
  396. */
  397. if (!apic_id_registered())
  398. BUG();
  399. /*
  400. * Intel recommends to set DFR, LDR and TPR before enabling
  401. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  402. * document number 292116). So here it goes...
  403. */
  404. init_apic_ldr();
  405. /*
  406. * Set Task Priority to 'accept all'. We never change this
  407. * later on.
  408. */
  409. value = apic_read(APIC_TASKPRI);
  410. value &= ~APIC_TPRI_MASK;
  411. apic_write_around(APIC_TASKPRI, value);
  412. /*
  413. * After a crash, we no longer service the interrupts and a pending
  414. * interrupt from previous kernel might still have ISR bit set.
  415. *
  416. * Most probably by now CPU has serviced that pending interrupt and
  417. * it might not have done the ack_APIC_irq() because it thought,
  418. * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
  419. * does not clear the ISR bit and cpu thinks it has already serivced
  420. * the interrupt. Hence a vector might get locked. It was noticed
  421. * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
  422. */
  423. for (i = APIC_ISR_NR - 1; i >= 0; i--) {
  424. value = apic_read(APIC_ISR + i*0x10);
  425. for (j = 31; j >= 0; j--) {
  426. if (value & (1<<j))
  427. ack_APIC_irq();
  428. }
  429. }
  430. /*
  431. * Now that we are all set up, enable the APIC
  432. */
  433. value = apic_read(APIC_SPIV);
  434. value &= ~APIC_VECTOR_MASK;
  435. /*
  436. * Enable APIC
  437. */
  438. value |= APIC_SPIV_APIC_ENABLED;
  439. /*
  440. * Some unknown Intel IO/APIC (or APIC) errata is biting us with
  441. * certain networking cards. If high frequency interrupts are
  442. * happening on a particular IOAPIC pin, plus the IOAPIC routing
  443. * entry is masked/unmasked at a high rate as well then sooner or
  444. * later IOAPIC line gets 'stuck', no more interrupts are received
  445. * from the device. If focus CPU is disabled then the hang goes
  446. * away, oh well :-(
  447. *
  448. * [ This bug can be reproduced easily with a level-triggered
  449. * PCI Ne2000 networking cards and PII/PIII processors, dual
  450. * BX chipset. ]
  451. */
  452. /*
  453. * Actually disabling the focus CPU check just makes the hang less
  454. * frequent as it makes the interrupt distributon model be more
  455. * like LRU than MRU (the short-term load is more even across CPUs).
  456. * See also the comment in end_level_ioapic_irq(). --macro
  457. */
  458. #if 1
  459. /* Enable focus processor (bit==0) */
  460. value &= ~APIC_SPIV_FOCUS_DISABLED;
  461. #else
  462. /* Disable focus processor (bit==1) */
  463. value |= APIC_SPIV_FOCUS_DISABLED;
  464. #endif
  465. /*
  466. * Set spurious IRQ vector
  467. */
  468. value |= SPURIOUS_APIC_VECTOR;
  469. apic_write_around(APIC_SPIV, value);
  470. /*
  471. * Set up LVT0, LVT1:
  472. *
  473. * set up through-local-APIC on the BP's LINT0. This is not
  474. * strictly necessery in pure symmetric-IO mode, but sometimes
  475. * we delegate interrupts to the 8259A.
  476. */
  477. /*
  478. * TODO: set up through-local-APIC from through-I/O-APIC? --macro
  479. */
  480. value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
  481. if (!smp_processor_id() && (pic_mode || !value)) {
  482. value = APIC_DM_EXTINT;
  483. apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
  484. smp_processor_id());
  485. } else {
  486. value = APIC_DM_EXTINT | APIC_LVT_MASKED;
  487. apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
  488. smp_processor_id());
  489. }
  490. apic_write_around(APIC_LVT0, value);
  491. /*
  492. * only the BP should see the LINT1 NMI signal, obviously.
  493. */
  494. if (!smp_processor_id())
  495. value = APIC_DM_NMI;
  496. else
  497. value = APIC_DM_NMI | APIC_LVT_MASKED;
  498. if (!APIC_INTEGRATED(ver)) /* 82489DX */
  499. value |= APIC_LVT_LEVEL_TRIGGER;
  500. apic_write_around(APIC_LVT1, value);
  501. if (APIC_INTEGRATED(ver) && !esr_disable) { /* !82489DX */
  502. maxlvt = get_maxlvt();
  503. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  504. apic_write(APIC_ESR, 0);
  505. oldvalue = apic_read(APIC_ESR);
  506. value = ERROR_APIC_VECTOR; // enables sending errors
  507. apic_write_around(APIC_LVTERR, value);
  508. /*
  509. * spec says clear errors after enabling vector.
  510. */
  511. if (maxlvt > 3)
  512. apic_write(APIC_ESR, 0);
  513. value = apic_read(APIC_ESR);
  514. if (value != oldvalue)
  515. apic_printk(APIC_VERBOSE, "ESR value before enabling "
  516. "vector: 0x%08lx after: 0x%08lx\n",
  517. oldvalue, value);
  518. } else {
  519. if (esr_disable)
  520. /*
  521. * Something untraceble is creating bad interrupts on
  522. * secondary quads ... for the moment, just leave the
  523. * ESR disabled - we can't do anything useful with the
  524. * errors anyway - mbligh
  525. */
  526. printk("Leaving ESR disabled.\n");
  527. else
  528. printk("No ESR for 82489DX.\n");
  529. }
  530. setup_apic_nmi_watchdog(NULL);
  531. apic_pm_activate();
  532. }
  533. /*
  534. * If Linux enabled the LAPIC against the BIOS default
  535. * disable it down before re-entering the BIOS on shutdown.
  536. * Otherwise the BIOS may get confused and not power-off.
  537. * Additionally clear all LVT entries before disable_local_APIC
  538. * for the case where Linux didn't enable the LAPIC.
  539. */
  540. void lapic_shutdown(void)
  541. {
  542. unsigned long flags;
  543. if (!cpu_has_apic)
  544. return;
  545. local_irq_save(flags);
  546. clear_local_APIC();
  547. if (enabled_via_apicbase)
  548. disable_local_APIC();
  549. local_irq_restore(flags);
  550. }
  551. #ifdef CONFIG_PM
  552. static struct {
  553. int active;
  554. /* r/w apic fields */
  555. unsigned int apic_id;
  556. unsigned int apic_taskpri;
  557. unsigned int apic_ldr;
  558. unsigned int apic_dfr;
  559. unsigned int apic_spiv;
  560. unsigned int apic_lvtt;
  561. unsigned int apic_lvtpc;
  562. unsigned int apic_lvt0;
  563. unsigned int apic_lvt1;
  564. unsigned int apic_lvterr;
  565. unsigned int apic_tmict;
  566. unsigned int apic_tdcr;
  567. unsigned int apic_thmr;
  568. } apic_pm_state;
  569. static int lapic_suspend(struct sys_device *dev, pm_message_t state)
  570. {
  571. unsigned long flags;
  572. if (!apic_pm_state.active)
  573. return 0;
  574. apic_pm_state.apic_id = apic_read(APIC_ID);
  575. apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
  576. apic_pm_state.apic_ldr = apic_read(APIC_LDR);
  577. apic_pm_state.apic_dfr = apic_read(APIC_DFR);
  578. apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
  579. apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
  580. apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
  581. apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
  582. apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
  583. apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
  584. apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
  585. apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
  586. apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
  587. local_irq_save(flags);
  588. disable_local_APIC();
  589. local_irq_restore(flags);
  590. return 0;
  591. }
  592. static int lapic_resume(struct sys_device *dev)
  593. {
  594. unsigned int l, h;
  595. unsigned long flags;
  596. if (!apic_pm_state.active)
  597. return 0;
  598. local_irq_save(flags);
  599. /*
  600. * Make sure the APICBASE points to the right address
  601. *
  602. * FIXME! This will be wrong if we ever support suspend on
  603. * SMP! We'll need to do this as part of the CPU restore!
  604. */
  605. rdmsr(MSR_IA32_APICBASE, l, h);
  606. l &= ~MSR_IA32_APICBASE_BASE;
  607. l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
  608. wrmsr(MSR_IA32_APICBASE, l, h);
  609. apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
  610. apic_write(APIC_ID, apic_pm_state.apic_id);
  611. apic_write(APIC_DFR, apic_pm_state.apic_dfr);
  612. apic_write(APIC_LDR, apic_pm_state.apic_ldr);
  613. apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
  614. apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
  615. apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
  616. apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
  617. apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
  618. apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
  619. apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
  620. apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
  621. apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
  622. apic_write(APIC_ESR, 0);
  623. apic_read(APIC_ESR);
  624. apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
  625. apic_write(APIC_ESR, 0);
  626. apic_read(APIC_ESR);
  627. local_irq_restore(flags);
  628. return 0;
  629. }
  630. /*
  631. * This device has no shutdown method - fully functioning local APICs
  632. * are needed on every CPU up until machine_halt/restart/poweroff.
  633. */
  634. static struct sysdev_class lapic_sysclass = {
  635. set_kset_name("lapic"),
  636. .resume = lapic_resume,
  637. .suspend = lapic_suspend,
  638. };
  639. static struct sys_device device_lapic = {
  640. .id = 0,
  641. .cls = &lapic_sysclass,
  642. };
  643. static void __devinit apic_pm_activate(void)
  644. {
  645. apic_pm_state.active = 1;
  646. }
  647. static int __init init_lapic_sysfs(void)
  648. {
  649. int error;
  650. if (!cpu_has_apic)
  651. return 0;
  652. /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
  653. error = sysdev_class_register(&lapic_sysclass);
  654. if (!error)
  655. error = sysdev_register(&device_lapic);
  656. return error;
  657. }
  658. device_initcall(init_lapic_sysfs);
  659. #else /* CONFIG_PM */
  660. static void apic_pm_activate(void) { }
  661. #endif /* CONFIG_PM */
  662. /*
  663. * Detect and enable local APICs on non-SMP boards.
  664. * Original code written by Keir Fraser.
  665. */
  666. static int __init apic_set_verbosity(char *str)
  667. {
  668. if (strcmp("debug", str) == 0)
  669. apic_verbosity = APIC_DEBUG;
  670. else if (strcmp("verbose", str) == 0)
  671. apic_verbosity = APIC_VERBOSE;
  672. return 1;
  673. }
  674. __setup("apic=", apic_set_verbosity);
  675. static int __init detect_init_APIC (void)
  676. {
  677. u32 h, l, features;
  678. /* Disabled by kernel option? */
  679. if (enable_local_apic < 0)
  680. return -1;
  681. switch (boot_cpu_data.x86_vendor) {
  682. case X86_VENDOR_AMD:
  683. if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
  684. (boot_cpu_data.x86 == 15))
  685. break;
  686. goto no_apic;
  687. case X86_VENDOR_INTEL:
  688. if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
  689. (boot_cpu_data.x86 == 5 && cpu_has_apic))
  690. break;
  691. goto no_apic;
  692. default:
  693. goto no_apic;
  694. }
  695. if (!cpu_has_apic) {
  696. /*
  697. * Over-ride BIOS and try to enable the local
  698. * APIC only if "lapic" specified.
  699. */
  700. if (enable_local_apic <= 0) {
  701. printk("Local APIC disabled by BIOS -- "
  702. "you can enable it with \"lapic\"\n");
  703. return -1;
  704. }
  705. /*
  706. * Some BIOSes disable the local APIC in the
  707. * APIC_BASE MSR. This can only be done in
  708. * software for Intel P6 or later and AMD K7
  709. * (Model > 1) or later.
  710. */
  711. rdmsr(MSR_IA32_APICBASE, l, h);
  712. if (!(l & MSR_IA32_APICBASE_ENABLE)) {
  713. printk("Local APIC disabled by BIOS -- reenabling.\n");
  714. l &= ~MSR_IA32_APICBASE_BASE;
  715. l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
  716. wrmsr(MSR_IA32_APICBASE, l, h);
  717. enabled_via_apicbase = 1;
  718. }
  719. }
  720. /*
  721. * The APIC feature bit should now be enabled
  722. * in `cpuid'
  723. */
  724. features = cpuid_edx(1);
  725. if (!(features & (1 << X86_FEATURE_APIC))) {
  726. printk("Could not enable APIC!\n");
  727. return -1;
  728. }
  729. set_bit(X86_FEATURE_APIC, boot_cpu_data.x86_capability);
  730. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  731. /* The BIOS may have set up the APIC at some other address */
  732. rdmsr(MSR_IA32_APICBASE, l, h);
  733. if (l & MSR_IA32_APICBASE_ENABLE)
  734. mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
  735. if (nmi_watchdog != NMI_NONE)
  736. nmi_watchdog = NMI_LOCAL_APIC;
  737. printk("Found and enabled local APIC!\n");
  738. apic_pm_activate();
  739. return 0;
  740. no_apic:
  741. printk("No local APIC present or hardware disabled\n");
  742. return -1;
  743. }
  744. void __init init_apic_mappings(void)
  745. {
  746. unsigned long apic_phys;
  747. /*
  748. * If no local APIC can be found then set up a fake all
  749. * zeroes page to simulate the local APIC and another
  750. * one for the IO-APIC.
  751. */
  752. if (!smp_found_config && detect_init_APIC()) {
  753. apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
  754. apic_phys = __pa(apic_phys);
  755. } else
  756. apic_phys = mp_lapic_addr;
  757. set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
  758. printk(KERN_DEBUG "mapped APIC to %08lx (%08lx)\n", APIC_BASE,
  759. apic_phys);
  760. /*
  761. * Fetch the APIC ID of the BSP in case we have a
  762. * default configuration (or the MP table is broken).
  763. */
  764. if (boot_cpu_physical_apicid == -1U)
  765. boot_cpu_physical_apicid = GET_APIC_ID(apic_read(APIC_ID));
  766. #ifdef CONFIG_X86_IO_APIC
  767. {
  768. unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
  769. int i;
  770. for (i = 0; i < nr_ioapics; i++) {
  771. if (smp_found_config) {
  772. ioapic_phys = mp_ioapics[i].mpc_apicaddr;
  773. if (!ioapic_phys) {
  774. printk(KERN_ERR
  775. "WARNING: bogus zero IO-APIC "
  776. "address found in MPTABLE, "
  777. "disabling IO/APIC support!\n");
  778. smp_found_config = 0;
  779. skip_ioapic_setup = 1;
  780. goto fake_ioapic_page;
  781. }
  782. } else {
  783. fake_ioapic_page:
  784. ioapic_phys = (unsigned long)
  785. alloc_bootmem_pages(PAGE_SIZE);
  786. ioapic_phys = __pa(ioapic_phys);
  787. }
  788. set_fixmap_nocache(idx, ioapic_phys);
  789. printk(KERN_DEBUG "mapped IOAPIC to %08lx (%08lx)\n",
  790. __fix_to_virt(idx), ioapic_phys);
  791. idx++;
  792. }
  793. }
  794. #endif
  795. }
  796. /*
  797. * This part sets up the APIC 32 bit clock in LVTT1, with HZ interrupts
  798. * per second. We assume that the caller has already set up the local
  799. * APIC.
  800. *
  801. * The APIC timer is not exactly sync with the external timer chip, it
  802. * closely follows bus clocks.
  803. */
  804. /*
  805. * The timer chip is already set up at HZ interrupts per second here,
  806. * but we do not accept timer interrupts yet. We only allow the BP
  807. * to calibrate.
  808. */
  809. static unsigned int __devinit get_8254_timer_count(void)
  810. {
  811. unsigned long flags;
  812. unsigned int count;
  813. spin_lock_irqsave(&i8253_lock, flags);
  814. outb_p(0x00, PIT_MODE);
  815. count = inb_p(PIT_CH0);
  816. count |= inb_p(PIT_CH0) << 8;
  817. spin_unlock_irqrestore(&i8253_lock, flags);
  818. return count;
  819. }
  820. /* next tick in 8254 can be caught by catching timer wraparound */
  821. static void __devinit wait_8254_wraparound(void)
  822. {
  823. unsigned int curr_count, prev_count;
  824. curr_count = get_8254_timer_count();
  825. do {
  826. prev_count = curr_count;
  827. curr_count = get_8254_timer_count();
  828. /* workaround for broken Mercury/Neptune */
  829. if (prev_count >= curr_count + 0x100)
  830. curr_count = get_8254_timer_count();
  831. } while (prev_count >= curr_count);
  832. }
  833. /*
  834. * Default initialization for 8254 timers. If we use other timers like HPET,
  835. * we override this later
  836. */
  837. void (*wait_timer_tick)(void) __devinitdata = wait_8254_wraparound;
  838. /*
  839. * This function sets up the local APIC timer, with a timeout of
  840. * 'clocks' APIC bus clock. During calibration we actually call
  841. * this function twice on the boot CPU, once with a bogus timeout
  842. * value, second time for real. The other (noncalibrating) CPUs
  843. * call this function only once, with the real, calibrated value.
  844. *
  845. * We do reads before writes even if unnecessary, to get around the
  846. * P5 APIC double write bug.
  847. */
  848. #define APIC_DIVISOR 16
  849. static void __setup_APIC_LVTT(unsigned int clocks)
  850. {
  851. unsigned int lvtt_value, tmp_value, ver;
  852. int cpu = smp_processor_id();
  853. ver = GET_APIC_VERSION(apic_read(APIC_LVR));
  854. lvtt_value = APIC_LVT_TIMER_PERIODIC | LOCAL_TIMER_VECTOR;
  855. if (!APIC_INTEGRATED(ver))
  856. lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
  857. if (cpu_isset(cpu, timer_bcast_ipi))
  858. lvtt_value |= APIC_LVT_MASKED;
  859. apic_write_around(APIC_LVTT, lvtt_value);
  860. /*
  861. * Divide PICLK by 16
  862. */
  863. tmp_value = apic_read(APIC_TDCR);
  864. apic_write_around(APIC_TDCR, (tmp_value
  865. & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE))
  866. | APIC_TDR_DIV_16);
  867. apic_write_around(APIC_TMICT, clocks/APIC_DIVISOR);
  868. }
  869. static void __devinit setup_APIC_timer(unsigned int clocks)
  870. {
  871. unsigned long flags;
  872. local_irq_save(flags);
  873. /*
  874. * Wait for IRQ0's slice:
  875. */
  876. wait_timer_tick();
  877. __setup_APIC_LVTT(clocks);
  878. local_irq_restore(flags);
  879. }
  880. /*
  881. * In this function we calibrate APIC bus clocks to the external
  882. * timer. Unfortunately we cannot use jiffies and the timer irq
  883. * to calibrate, since some later bootup code depends on getting
  884. * the first irq? Ugh.
  885. *
  886. * We want to do the calibration only once since we
  887. * want to have local timer irqs syncron. CPUs connected
  888. * by the same APIC bus have the very same bus frequency.
  889. * And we want to have irqs off anyways, no accidental
  890. * APIC irq that way.
  891. */
  892. static int __init calibrate_APIC_clock(void)
  893. {
  894. unsigned long long t1 = 0, t2 = 0;
  895. long tt1, tt2;
  896. long result;
  897. int i;
  898. const int LOOPS = HZ/10;
  899. apic_printk(APIC_VERBOSE, "calibrating APIC timer ...\n");
  900. /*
  901. * Put whatever arbitrary (but long enough) timeout
  902. * value into the APIC clock, we just want to get the
  903. * counter running for calibration.
  904. */
  905. __setup_APIC_LVTT(1000000000);
  906. /*
  907. * The timer chip counts down to zero. Let's wait
  908. * for a wraparound to start exact measurement:
  909. * (the current tick might have been already half done)
  910. */
  911. wait_timer_tick();
  912. /*
  913. * We wrapped around just now. Let's start:
  914. */
  915. if (cpu_has_tsc)
  916. rdtscll(t1);
  917. tt1 = apic_read(APIC_TMCCT);
  918. /*
  919. * Let's wait LOOPS wraprounds:
  920. */
  921. for (i = 0; i < LOOPS; i++)
  922. wait_timer_tick();
  923. tt2 = apic_read(APIC_TMCCT);
  924. if (cpu_has_tsc)
  925. rdtscll(t2);
  926. /*
  927. * The APIC bus clock counter is 32 bits only, it
  928. * might have overflown, but note that we use signed
  929. * longs, thus no extra care needed.
  930. *
  931. * underflown to be exact, as the timer counts down ;)
  932. */
  933. result = (tt1-tt2)*APIC_DIVISOR/LOOPS;
  934. if (cpu_has_tsc)
  935. apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
  936. "%ld.%04ld MHz.\n",
  937. ((long)(t2-t1)/LOOPS)/(1000000/HZ),
  938. ((long)(t2-t1)/LOOPS)%(1000000/HZ));
  939. apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
  940. "%ld.%04ld MHz.\n",
  941. result/(1000000/HZ),
  942. result%(1000000/HZ));
  943. return result;
  944. }
  945. static unsigned int calibration_result;
  946. void __init setup_boot_APIC_clock(void)
  947. {
  948. unsigned long flags;
  949. apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n");
  950. using_apic_timer = 1;
  951. local_irq_save(flags);
  952. calibration_result = calibrate_APIC_clock();
  953. /*
  954. * Now set up the timer for real.
  955. */
  956. setup_APIC_timer(calibration_result);
  957. local_irq_restore(flags);
  958. }
  959. void __devinit setup_secondary_APIC_clock(void)
  960. {
  961. setup_APIC_timer(calibration_result);
  962. }
  963. void disable_APIC_timer(void)
  964. {
  965. if (using_apic_timer) {
  966. unsigned long v;
  967. v = apic_read(APIC_LVTT);
  968. /*
  969. * When an illegal vector value (0-15) is written to an LVT
  970. * entry and delivery mode is Fixed, the APIC may signal an
  971. * illegal vector error, with out regard to whether the mask
  972. * bit is set or whether an interrupt is actually seen on input.
  973. *
  974. * Boot sequence might call this function when the LVTT has
  975. * '0' vector value. So make sure vector field is set to
  976. * valid value.
  977. */
  978. v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  979. apic_write_around(APIC_LVTT, v);
  980. }
  981. }
  982. void enable_APIC_timer(void)
  983. {
  984. int cpu = smp_processor_id();
  985. if (using_apic_timer &&
  986. !cpu_isset(cpu, timer_bcast_ipi)) {
  987. unsigned long v;
  988. v = apic_read(APIC_LVTT);
  989. apic_write_around(APIC_LVTT, v & ~APIC_LVT_MASKED);
  990. }
  991. }
  992. void switch_APIC_timer_to_ipi(void *cpumask)
  993. {
  994. cpumask_t mask = *(cpumask_t *)cpumask;
  995. int cpu = smp_processor_id();
  996. if (cpu_isset(cpu, mask) &&
  997. !cpu_isset(cpu, timer_bcast_ipi)) {
  998. disable_APIC_timer();
  999. cpu_set(cpu, timer_bcast_ipi);
  1000. }
  1001. }
  1002. EXPORT_SYMBOL(switch_APIC_timer_to_ipi);
  1003. void switch_ipi_to_APIC_timer(void *cpumask)
  1004. {
  1005. cpumask_t mask = *(cpumask_t *)cpumask;
  1006. int cpu = smp_processor_id();
  1007. if (cpu_isset(cpu, mask) &&
  1008. cpu_isset(cpu, timer_bcast_ipi)) {
  1009. cpu_clear(cpu, timer_bcast_ipi);
  1010. enable_APIC_timer();
  1011. }
  1012. }
  1013. EXPORT_SYMBOL(switch_ipi_to_APIC_timer);
  1014. #undef APIC_DIVISOR
  1015. /*
  1016. * Local timer interrupt handler. It does both profiling and
  1017. * process statistics/rescheduling.
  1018. *
  1019. * We do profiling in every local tick, statistics/rescheduling
  1020. * happen only every 'profiling multiplier' ticks. The default
  1021. * multiplier is 1 and it can be changed by writing the new multiplier
  1022. * value into /proc/profile.
  1023. */
  1024. inline void smp_local_timer_interrupt(void)
  1025. {
  1026. profile_tick(CPU_PROFILING);
  1027. #ifdef CONFIG_SMP
  1028. update_process_times(user_mode_vm(get_irq_regs()));
  1029. #endif
  1030. /*
  1031. * We take the 'long' return path, and there every subsystem
  1032. * grabs the apropriate locks (kernel lock/ irq lock).
  1033. *
  1034. * we might want to decouple profiling from the 'long path',
  1035. * and do the profiling totally in assembly.
  1036. *
  1037. * Currently this isn't too much of an issue (performance wise),
  1038. * we can take more than 100K local irqs per second on a 100 MHz P5.
  1039. */
  1040. }
  1041. /*
  1042. * Local APIC timer interrupt. This is the most natural way for doing
  1043. * local interrupts, but local timer interrupts can be emulated by
  1044. * broadcast interrupts too. [in case the hw doesn't support APIC timers]
  1045. *
  1046. * [ if a single-CPU system runs an SMP kernel then we call the local
  1047. * interrupt as well. Thus we cannot inline the local irq ... ]
  1048. */
  1049. fastcall void smp_apic_timer_interrupt(struct pt_regs *regs)
  1050. {
  1051. struct pt_regs *old_regs = set_irq_regs(regs);
  1052. int cpu = smp_processor_id();
  1053. /*
  1054. * the NMI deadlock-detector uses this.
  1055. */
  1056. per_cpu(irq_stat, cpu).apic_timer_irqs++;
  1057. /*
  1058. * NOTE! We'd better ACK the irq immediately,
  1059. * because timer handling can be slow.
  1060. */
  1061. ack_APIC_irq();
  1062. /*
  1063. * update_process_times() expects us to have done irq_enter().
  1064. * Besides, if we don't timer interrupts ignore the global
  1065. * interrupt lock, which is the WrongThing (tm) to do.
  1066. */
  1067. irq_enter();
  1068. smp_local_timer_interrupt();
  1069. irq_exit();
  1070. set_irq_regs(old_regs);
  1071. }
  1072. #ifndef CONFIG_SMP
  1073. static void up_apic_timer_interrupt_call(void)
  1074. {
  1075. int cpu = smp_processor_id();
  1076. /*
  1077. * the NMI deadlock-detector uses this.
  1078. */
  1079. per_cpu(irq_stat, cpu).apic_timer_irqs++;
  1080. smp_local_timer_interrupt();
  1081. }
  1082. #endif
  1083. void smp_send_timer_broadcast_ipi(void)
  1084. {
  1085. cpumask_t mask;
  1086. cpus_and(mask, cpu_online_map, timer_bcast_ipi);
  1087. if (!cpus_empty(mask)) {
  1088. #ifdef CONFIG_SMP
  1089. send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
  1090. #else
  1091. /*
  1092. * We can directly call the apic timer interrupt handler
  1093. * in UP case. Minus all irq related functions
  1094. */
  1095. up_apic_timer_interrupt_call();
  1096. #endif
  1097. }
  1098. }
  1099. int setup_profiling_timer(unsigned int multiplier)
  1100. {
  1101. return -EINVAL;
  1102. }
  1103. /*
  1104. * This interrupt should _never_ happen with our APIC/SMP architecture
  1105. */
  1106. fastcall void smp_spurious_interrupt(struct pt_regs *regs)
  1107. {
  1108. unsigned long v;
  1109. irq_enter();
  1110. /*
  1111. * Check if this really is a spurious interrupt and ACK it
  1112. * if it is a vectored one. Just in case...
  1113. * Spurious interrupts should not be ACKed.
  1114. */
  1115. v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
  1116. if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
  1117. ack_APIC_irq();
  1118. /* see sw-dev-man vol 3, chapter 7.4.13.5 */
  1119. printk(KERN_INFO "spurious APIC interrupt on CPU#%d, should never happen.\n",
  1120. smp_processor_id());
  1121. irq_exit();
  1122. }
  1123. /*
  1124. * This interrupt should never happen with our APIC/SMP architecture
  1125. */
  1126. fastcall void smp_error_interrupt(struct pt_regs *regs)
  1127. {
  1128. unsigned long v, v1;
  1129. irq_enter();
  1130. /* First tickle the hardware, only then report what went on. -- REW */
  1131. v = apic_read(APIC_ESR);
  1132. apic_write(APIC_ESR, 0);
  1133. v1 = apic_read(APIC_ESR);
  1134. ack_APIC_irq();
  1135. atomic_inc(&irq_err_count);
  1136. /* Here is what the APIC error bits mean:
  1137. 0: Send CS error
  1138. 1: Receive CS error
  1139. 2: Send accept error
  1140. 3: Receive accept error
  1141. 4: Reserved
  1142. 5: Send illegal vector
  1143. 6: Received illegal vector
  1144. 7: Illegal register address
  1145. */
  1146. printk (KERN_DEBUG "APIC error on CPU%d: %02lx(%02lx)\n",
  1147. smp_processor_id(), v , v1);
  1148. irq_exit();
  1149. }
  1150. /*
  1151. * This initializes the IO-APIC and APIC hardware if this is
  1152. * a UP kernel.
  1153. */
  1154. int __init APIC_init_uniprocessor (void)
  1155. {
  1156. if (enable_local_apic < 0)
  1157. clear_bit(X86_FEATURE_APIC, boot_cpu_data.x86_capability);
  1158. if (!smp_found_config && !cpu_has_apic)
  1159. return -1;
  1160. /*
  1161. * Complain if the BIOS pretends there is one.
  1162. */
  1163. if (!cpu_has_apic && APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  1164. printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
  1165. boot_cpu_physical_apicid);
  1166. clear_bit(X86_FEATURE_APIC, boot_cpu_data.x86_capability);
  1167. return -1;
  1168. }
  1169. verify_local_APIC();
  1170. connect_bsp_APIC();
  1171. /*
  1172. * Hack: In case of kdump, after a crash, kernel might be booting
  1173. * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
  1174. * might be zero if read from MP tables. Get it from LAPIC.
  1175. */
  1176. #ifdef CONFIG_CRASH_DUMP
  1177. boot_cpu_physical_apicid = GET_APIC_ID(apic_read(APIC_ID));
  1178. #endif
  1179. phys_cpu_present_map = physid_mask_of_physid(boot_cpu_physical_apicid);
  1180. setup_local_APIC();
  1181. #ifdef CONFIG_X86_IO_APIC
  1182. if (smp_found_config)
  1183. if (!skip_ioapic_setup && nr_ioapics)
  1184. setup_IO_APIC();
  1185. #endif
  1186. setup_boot_APIC_clock();
  1187. return 0;
  1188. }
  1189. static int __init parse_lapic(char *arg)
  1190. {
  1191. lapic_enable();
  1192. return 0;
  1193. }
  1194. early_param("lapic", parse_lapic);
  1195. static int __init parse_nolapic(char *arg)
  1196. {
  1197. lapic_disable();
  1198. return 0;
  1199. }
  1200. early_param("nolapic", parse_nolapic);