sync_serial.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282
  1. /*
  2. * Simple synchronous serial port driver for ETRAX FS.
  3. *
  4. * Copyright (c) 2005 Axis Communications AB
  5. *
  6. * Author: Mikael Starvik
  7. *
  8. */
  9. #include <linux/module.h>
  10. #include <linux/kernel.h>
  11. #include <linux/types.h>
  12. #include <linux/errno.h>
  13. #include <linux/major.h>
  14. #include <linux/sched.h>
  15. #include <linux/slab.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/poll.h>
  18. #include <linux/init.h>
  19. #include <linux/timer.h>
  20. #include <linux/spinlock.h>
  21. #include <asm/io.h>
  22. #include <asm/arch/dma.h>
  23. #include <asm/arch/pinmux.h>
  24. #include <asm/arch/hwregs/reg_rdwr.h>
  25. #include <asm/arch/hwregs/sser_defs.h>
  26. #include <asm/arch/hwregs/dma_defs.h>
  27. #include <asm/arch/hwregs/dma.h>
  28. #include <asm/arch/hwregs/intr_vect_defs.h>
  29. #include <asm/arch/hwregs/intr_vect.h>
  30. #include <asm/arch/hwregs/reg_map.h>
  31. #include <asm/sync_serial.h>
  32. /* The receiver is a bit tricky beacuse of the continuous stream of data.*/
  33. /* */
  34. /* Three DMA descriptors are linked together. Each DMA descriptor is */
  35. /* responsible for port->bufchunk of a common buffer. */
  36. /* */
  37. /* +---------------------------------------------+ */
  38. /* | +----------+ +----------+ +----------+ | */
  39. /* +-> | Descr[0] |-->| Descr[1] |-->| Descr[2] |-+ */
  40. /* +----------+ +----------+ +----------+ */
  41. /* | | | */
  42. /* v v v */
  43. /* +-------------------------------------+ */
  44. /* | BUFFER | */
  45. /* +-------------------------------------+ */
  46. /* |<- data_avail ->| */
  47. /* readp writep */
  48. /* */
  49. /* If the application keeps up the pace readp will be right after writep.*/
  50. /* If the application can't keep the pace we have to throw away data. */
  51. /* The idea is that readp should be ready with the data pointed out by */
  52. /* Descr[i] when the DMA has filled in Descr[i+1]. */
  53. /* Otherwise we will discard */
  54. /* the rest of the data pointed out by Descr1 and set readp to the start */
  55. /* of Descr2 */
  56. #define SYNC_SERIAL_MAJOR 125
  57. /* IN_BUFFER_SIZE should be a multiple of 6 to make sure that 24 bit */
  58. /* words can be handled */
  59. #define IN_BUFFER_SIZE 12288
  60. #define IN_DESCR_SIZE 256
  61. #define NUM_IN_DESCR (IN_BUFFER_SIZE/IN_DESCR_SIZE)
  62. #define OUT_BUFFER_SIZE 4096
  63. #define DEFAULT_FRAME_RATE 0
  64. #define DEFAULT_WORD_RATE 7
  65. /* NOTE: Enabling some debug will likely cause overrun or underrun,
  66. * especially if manual mode is use.
  67. */
  68. #define DEBUG(x)
  69. #define DEBUGREAD(x)
  70. #define DEBUGWRITE(x)
  71. #define DEBUGPOLL(x)
  72. #define DEBUGRXINT(x)
  73. #define DEBUGTXINT(x)
  74. typedef struct sync_port
  75. {
  76. reg_scope_instances regi_sser;
  77. reg_scope_instances regi_dmain;
  78. reg_scope_instances regi_dmaout;
  79. char started; /* 1 if port has been started */
  80. char port_nbr; /* Port 0 or 1 */
  81. char busy; /* 1 if port is busy */
  82. char enabled; /* 1 if port is enabled */
  83. char use_dma; /* 1 if port uses dma */
  84. char tr_running;
  85. char init_irqs;
  86. int output;
  87. int input;
  88. volatile unsigned int out_count; /* Remaining bytes for current transfer */
  89. unsigned char* outp; /* Current position in out_buffer */
  90. volatile unsigned char* volatile readp; /* Next byte to be read by application */
  91. volatile unsigned char* volatile writep; /* Next byte to be written by etrax */
  92. unsigned int in_buffer_size;
  93. unsigned int inbufchunk;
  94. unsigned char out_buffer[OUT_BUFFER_SIZE] __attribute__ ((aligned(32)));
  95. unsigned char in_buffer[IN_BUFFER_SIZE]__attribute__ ((aligned(32)));
  96. unsigned char flip[IN_BUFFER_SIZE] __attribute__ ((aligned(32)));
  97. struct dma_descr_data* next_rx_desc;
  98. struct dma_descr_data* prev_rx_desc;
  99. int full;
  100. dma_descr_data in_descr[NUM_IN_DESCR] __attribute__ ((__aligned__(16)));
  101. dma_descr_context in_context __attribute__ ((__aligned__(32)));
  102. dma_descr_data out_descr __attribute__ ((__aligned__(16)));
  103. dma_descr_context out_context __attribute__ ((__aligned__(32)));
  104. wait_queue_head_t out_wait_q;
  105. wait_queue_head_t in_wait_q;
  106. spinlock_t lock;
  107. } sync_port;
  108. static int etrax_sync_serial_init(void);
  109. static void initialize_port(int portnbr);
  110. static inline int sync_data_avail(struct sync_port *port);
  111. static int sync_serial_open(struct inode *, struct file*);
  112. static int sync_serial_release(struct inode*, struct file*);
  113. static unsigned int sync_serial_poll(struct file *filp, poll_table *wait);
  114. static int sync_serial_ioctl(struct inode*, struct file*,
  115. unsigned int cmd, unsigned long arg);
  116. static ssize_t sync_serial_write(struct file * file, const char * buf,
  117. size_t count, loff_t *ppos);
  118. static ssize_t sync_serial_read(struct file *file, char *buf,
  119. size_t count, loff_t *ppos);
  120. #if (defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT0) && \
  121. defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL0_DMA)) || \
  122. (defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT1) && \
  123. defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL1_DMA))
  124. #define SYNC_SER_DMA
  125. #endif
  126. static void send_word(sync_port* port);
  127. static void start_dma(struct sync_port *port, const char* data, int count);
  128. static void start_dma_in(sync_port* port);
  129. #ifdef SYNC_SER_DMA
  130. static irqreturn_t tr_interrupt(int irq, void *dev_id, struct pt_regs * regs);
  131. static irqreturn_t rx_interrupt(int irq, void *dev_id, struct pt_regs * regs);
  132. #endif
  133. #if (defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT0) && \
  134. !defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL0_DMA)) || \
  135. (defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT1) && \
  136. !defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL1_DMA))
  137. #define SYNC_SER_MANUAL
  138. #endif
  139. #ifdef SYNC_SER_MANUAL
  140. static irqreturn_t manual_interrupt(int irq, void *dev_id, struct pt_regs * regs);
  141. #endif
  142. /* The ports */
  143. static struct sync_port ports[]=
  144. {
  145. {
  146. .regi_sser = regi_sser0,
  147. .regi_dmaout = regi_dma4,
  148. .regi_dmain = regi_dma5,
  149. #if defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL0_DMA)
  150. .use_dma = 1,
  151. #else
  152. .use_dma = 0,
  153. #endif
  154. },
  155. {
  156. .regi_sser = regi_sser1,
  157. .regi_dmaout = regi_dma6,
  158. .regi_dmain = regi_dma7,
  159. #if defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL1_DMA)
  160. .use_dma = 1,
  161. #else
  162. .use_dma = 0,
  163. #endif
  164. }
  165. };
  166. #define NUMBER_OF_PORTS (sizeof(ports)/sizeof(sync_port))
  167. static struct file_operations sync_serial_fops = {
  168. .owner = THIS_MODULE,
  169. .write = sync_serial_write,
  170. .read = sync_serial_read,
  171. .poll = sync_serial_poll,
  172. .ioctl = sync_serial_ioctl,
  173. .open = sync_serial_open,
  174. .release = sync_serial_release
  175. };
  176. static int __init etrax_sync_serial_init(void)
  177. {
  178. ports[0].enabled = 0;
  179. ports[1].enabled = 0;
  180. if (register_chrdev(SYNC_SERIAL_MAJOR,"sync serial", &sync_serial_fops) <0 )
  181. {
  182. printk("unable to get major for synchronous serial port\n");
  183. return -EBUSY;
  184. }
  185. /* Initialize Ports */
  186. #if defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT0)
  187. if (crisv32_pinmux_alloc_fixed(pinmux_sser0))
  188. {
  189. printk("Unable to allocate pins for syncrhronous serial port 0\n");
  190. return -EIO;
  191. }
  192. ports[0].enabled = 1;
  193. initialize_port(0);
  194. #endif
  195. #if defined(CONFIG_ETRAX_SYNCHRONOUS_SERIAL_PORT1)
  196. if (crisv32_pinmux_alloc_fixed(pinmux_sser1))
  197. {
  198. printk("Unable to allocate pins for syncrhronous serial port 0\n");
  199. return -EIO;
  200. }
  201. ports[1].enabled = 1;
  202. initialize_port(1);
  203. #endif
  204. printk("ETRAX FS synchronous serial port driver\n");
  205. return 0;
  206. }
  207. static void __init initialize_port(int portnbr)
  208. {
  209. struct sync_port* port = &ports[portnbr];
  210. reg_sser_rw_cfg cfg = {0};
  211. reg_sser_rw_frm_cfg frm_cfg = {0};
  212. reg_sser_rw_tr_cfg tr_cfg = {0};
  213. reg_sser_rw_rec_cfg rec_cfg = {0};
  214. DEBUG(printk("Init sync serial port %d\n", portnbr));
  215. port->port_nbr = portnbr;
  216. port->init_irqs = 1;
  217. port->outp = port->out_buffer;
  218. port->output = 1;
  219. port->input = 0;
  220. port->readp = port->flip;
  221. port->writep = port->flip;
  222. port->in_buffer_size = IN_BUFFER_SIZE;
  223. port->inbufchunk = IN_DESCR_SIZE;
  224. port->next_rx_desc = &port->in_descr[0];
  225. port->prev_rx_desc = &port->in_descr[NUM_IN_DESCR-1];
  226. port->prev_rx_desc->eol = 1;
  227. init_waitqueue_head(&port->out_wait_q);
  228. init_waitqueue_head(&port->in_wait_q);
  229. spin_lock_init(&port->lock);
  230. cfg.out_clk_src = regk_sser_intern_clk;
  231. cfg.out_clk_pol = regk_sser_pos;
  232. cfg.clk_od_mode = regk_sser_no;
  233. cfg.clk_dir = regk_sser_out;
  234. cfg.gate_clk = regk_sser_no;
  235. cfg.base_freq = regk_sser_f29_493;
  236. cfg.clk_div = 256;
  237. REG_WR(sser, port->regi_sser, rw_cfg, cfg);
  238. frm_cfg.wordrate = DEFAULT_WORD_RATE;
  239. frm_cfg.type = regk_sser_edge;
  240. frm_cfg.frame_pin_dir = regk_sser_out;
  241. frm_cfg.frame_pin_use = regk_sser_frm;
  242. frm_cfg.status_pin_dir = regk_sser_in;
  243. frm_cfg.status_pin_use = regk_sser_hold;
  244. frm_cfg.out_on = regk_sser_tr;
  245. frm_cfg.tr_delay = 1;
  246. REG_WR(sser, port->regi_sser, rw_frm_cfg, frm_cfg);
  247. tr_cfg.urun_stop = regk_sser_no;
  248. tr_cfg.sample_size = 7;
  249. tr_cfg.sh_dir = regk_sser_msbfirst;
  250. tr_cfg.use_dma = port->use_dma ? regk_sser_yes : regk_sser_no;
  251. tr_cfg.rate_ctrl = regk_sser_bulk;
  252. tr_cfg.data_pin_use = regk_sser_dout;
  253. tr_cfg.bulk_wspace = 1;
  254. REG_WR(sser, port->regi_sser, rw_tr_cfg, tr_cfg);
  255. rec_cfg.sample_size = 7;
  256. rec_cfg.sh_dir = regk_sser_msbfirst;
  257. rec_cfg.use_dma = port->use_dma ? regk_sser_yes : regk_sser_no;
  258. rec_cfg.fifo_thr = regk_sser_inf;
  259. REG_WR(sser, port->regi_sser, rw_rec_cfg, rec_cfg);
  260. }
  261. static inline int sync_data_avail(struct sync_port *port)
  262. {
  263. int avail;
  264. unsigned char *start;
  265. unsigned char *end;
  266. start = (unsigned char*)port->readp; /* cast away volatile */
  267. end = (unsigned char*)port->writep; /* cast away volatile */
  268. /* 0123456789 0123456789
  269. * ----- - -----
  270. * ^rp ^wp ^wp ^rp
  271. */
  272. if (end >= start)
  273. avail = end - start;
  274. else
  275. avail = port->in_buffer_size - (start - end);
  276. return avail;
  277. }
  278. static inline int sync_data_avail_to_end(struct sync_port *port)
  279. {
  280. int avail;
  281. unsigned char *start;
  282. unsigned char *end;
  283. start = (unsigned char*)port->readp; /* cast away volatile */
  284. end = (unsigned char*)port->writep; /* cast away volatile */
  285. /* 0123456789 0123456789
  286. * ----- -----
  287. * ^rp ^wp ^wp ^rp
  288. */
  289. if (end >= start)
  290. avail = end - start;
  291. else
  292. avail = port->flip + port->in_buffer_size - start;
  293. return avail;
  294. }
  295. static int sync_serial_open(struct inode *inode, struct file *file)
  296. {
  297. int dev = iminor(inode);
  298. sync_port* port;
  299. reg_dma_rw_cfg cfg = {.en = regk_dma_yes};
  300. reg_dma_rw_intr_mask intr_mask = {.data = regk_dma_yes};
  301. DEBUG(printk("Open sync serial port %d\n", dev));
  302. if (dev < 0 || dev >= NUMBER_OF_PORTS || !ports[dev].enabled)
  303. {
  304. DEBUG(printk("Invalid minor %d\n", dev));
  305. return -ENODEV;
  306. }
  307. port = &ports[dev];
  308. /* Allow open this device twice (assuming one reader and one writer) */
  309. if (port->busy == 2)
  310. {
  311. DEBUG(printk("Device is busy.. \n"));
  312. return -EBUSY;
  313. }
  314. if (port->init_irqs) {
  315. if (port->use_dma) {
  316. if (port == &ports[0]){
  317. #ifdef SYNC_SER_DMA
  318. if(request_irq(DMA4_INTR_VECT,
  319. tr_interrupt,
  320. 0,
  321. "synchronous serial 0 dma tr",
  322. &ports[0])) {
  323. printk(KERN_CRIT "Can't allocate sync serial port 0 IRQ");
  324. return -EBUSY;
  325. } else if(request_irq(DMA5_INTR_VECT,
  326. rx_interrupt,
  327. 0,
  328. "synchronous serial 1 dma rx",
  329. &ports[0])) {
  330. free_irq(DMA4_INTR_VECT, &port[0]);
  331. printk(KERN_CRIT "Can't allocate sync serial port 0 IRQ");
  332. return -EBUSY;
  333. } else if (crisv32_request_dma(SYNC_SER0_TX_DMA_NBR,
  334. "synchronous serial 0 dma tr",
  335. DMA_VERBOSE_ON_ERROR,
  336. 0,
  337. dma_sser0)) {
  338. free_irq(DMA4_INTR_VECT, &port[0]);
  339. free_irq(DMA5_INTR_VECT, &port[0]);
  340. printk(KERN_CRIT "Can't allocate sync serial port 0 TX DMA channel");
  341. return -EBUSY;
  342. } else if (crisv32_request_dma(SYNC_SER0_RX_DMA_NBR,
  343. "synchronous serial 0 dma rec",
  344. DMA_VERBOSE_ON_ERROR,
  345. 0,
  346. dma_sser0)) {
  347. crisv32_free_dma(SYNC_SER0_TX_DMA_NBR);
  348. free_irq(DMA4_INTR_VECT, &port[0]);
  349. free_irq(DMA5_INTR_VECT, &port[0]);
  350. printk(KERN_CRIT "Can't allocate sync serial port 1 RX DMA channel");
  351. return -EBUSY;
  352. }
  353. #endif
  354. }
  355. else if (port == &ports[1]){
  356. #ifdef SYNC_SER_DMA
  357. if (request_irq(DMA6_INTR_VECT,
  358. tr_interrupt,
  359. 0,
  360. "synchronous serial 1 dma tr",
  361. &ports[1])) {
  362. printk(KERN_CRIT "Can't allocate sync serial port 1 IRQ");
  363. return -EBUSY;
  364. } else if (request_irq(DMA7_INTR_VECT,
  365. rx_interrupt,
  366. 0,
  367. "synchronous serial 1 dma rx",
  368. &ports[1])) {
  369. free_irq(DMA6_INTR_VECT, &ports[1]);
  370. printk(KERN_CRIT "Can't allocate sync serial port 3 IRQ");
  371. return -EBUSY;
  372. } else if (crisv32_request_dma(SYNC_SER1_TX_DMA_NBR,
  373. "synchronous serial 1 dma tr",
  374. DMA_VERBOSE_ON_ERROR,
  375. 0,
  376. dma_sser1)) {
  377. free_irq(21, &ports[1]);
  378. free_irq(20, &ports[1]);
  379. printk(KERN_CRIT "Can't allocate sync serial port 3 TX DMA channel");
  380. return -EBUSY;
  381. } else if (crisv32_request_dma(SYNC_SER1_RX_DMA_NBR,
  382. "synchronous serial 3 dma rec",
  383. DMA_VERBOSE_ON_ERROR,
  384. 0,
  385. dma_sser1)) {
  386. crisv32_free_dma(SYNC_SER1_TX_DMA_NBR);
  387. free_irq(DMA6_INTR_VECT, &ports[1]);
  388. free_irq(DMA7_INTR_VECT, &ports[1]);
  389. printk(KERN_CRIT "Can't allocate sync serial port 3 RX DMA channel");
  390. return -EBUSY;
  391. }
  392. #endif
  393. }
  394. /* Enable DMAs */
  395. REG_WR(dma, port->regi_dmain, rw_cfg, cfg);
  396. REG_WR(dma, port->regi_dmaout, rw_cfg, cfg);
  397. /* Enable DMA IRQs */
  398. REG_WR(dma, port->regi_dmain, rw_intr_mask, intr_mask);
  399. REG_WR(dma, port->regi_dmaout, rw_intr_mask, intr_mask);
  400. /* Set up wordsize = 2 for DMAs. */
  401. DMA_WR_CMD (port->regi_dmain, regk_dma_set_w_size1);
  402. DMA_WR_CMD (port->regi_dmaout, regk_dma_set_w_size1);
  403. start_dma_in(port);
  404. port->init_irqs = 0;
  405. } else { /* !port->use_dma */
  406. #ifdef SYNC_SER_MANUAL
  407. if (port == &ports[0]) {
  408. if (request_irq(SSER0_INTR_VECT,
  409. manual_interrupt,
  410. 0,
  411. "synchronous serial manual irq",
  412. &ports[0])) {
  413. printk("Can't allocate sync serial manual irq");
  414. return -EBUSY;
  415. }
  416. } else if (port == &ports[1]) {
  417. if (request_irq(SSER1_INTR_VECT,
  418. manual_interrupt,
  419. 0,
  420. "synchronous serial manual irq",
  421. &ports[1])) {
  422. printk(KERN_CRIT "Can't allocate sync serial manual irq");
  423. return -EBUSY;
  424. }
  425. }
  426. port->init_irqs = 0;
  427. #else
  428. panic("sync_serial: Manual mode not supported.\n");
  429. #endif /* SYNC_SER_MANUAL */
  430. }
  431. } /* port->init_irqs */
  432. port->busy++;
  433. return 0;
  434. }
  435. static int sync_serial_release(struct inode *inode, struct file *file)
  436. {
  437. int dev = iminor(inode);
  438. sync_port* port;
  439. if (dev < 0 || dev >= NUMBER_OF_PORTS || !ports[dev].enabled)
  440. {
  441. DEBUG(printk("Invalid minor %d\n", dev));
  442. return -ENODEV;
  443. }
  444. port = &ports[dev];
  445. if (port->busy)
  446. port->busy--;
  447. if (!port->busy)
  448. /* XXX */ ;
  449. return 0;
  450. }
  451. static unsigned int sync_serial_poll(struct file *file, poll_table *wait)
  452. {
  453. int dev = iminor(file->f_dentry->d_inode);
  454. unsigned int mask = 0;
  455. sync_port* port;
  456. DEBUGPOLL( static unsigned int prev_mask = 0; );
  457. port = &ports[dev];
  458. poll_wait(file, &port->out_wait_q, wait);
  459. poll_wait(file, &port->in_wait_q, wait);
  460. /* Some room to write */
  461. if (port->out_count < OUT_BUFFER_SIZE)
  462. mask |= POLLOUT | POLLWRNORM;
  463. /* At least an inbufchunk of data */
  464. if (sync_data_avail(port) >= port->inbufchunk)
  465. mask |= POLLIN | POLLRDNORM;
  466. DEBUGPOLL(if (mask != prev_mask)
  467. printk("sync_serial_poll: mask 0x%08X %s %s\n", mask,
  468. mask&POLLOUT?"POLLOUT":"", mask&POLLIN?"POLLIN":"");
  469. prev_mask = mask;
  470. );
  471. return mask;
  472. }
  473. static int sync_serial_ioctl(struct inode *inode, struct file *file,
  474. unsigned int cmd, unsigned long arg)
  475. {
  476. int return_val = 0;
  477. int dev = iminor(file->f_dentry->d_inode);
  478. sync_port* port;
  479. reg_sser_rw_tr_cfg tr_cfg;
  480. reg_sser_rw_rec_cfg rec_cfg;
  481. reg_sser_rw_frm_cfg frm_cfg;
  482. reg_sser_rw_cfg gen_cfg;
  483. reg_sser_rw_intr_mask intr_mask;
  484. if (dev < 0 || dev >= NUMBER_OF_PORTS || !ports[dev].enabled)
  485. {
  486. DEBUG(printk("Invalid minor %d\n", dev));
  487. return -1;
  488. }
  489. port = &ports[dev];
  490. spin_lock_irq(&port->lock);
  491. tr_cfg = REG_RD(sser, port->regi_sser, rw_tr_cfg);
  492. rec_cfg = REG_RD(sser, port->regi_sser, rw_rec_cfg);
  493. frm_cfg = REG_RD(sser, port->regi_sser, rw_frm_cfg);
  494. gen_cfg = REG_RD(sser, port->regi_sser, rw_cfg);
  495. intr_mask = REG_RD(sser, port->regi_sser, rw_intr_mask);
  496. switch(cmd)
  497. {
  498. case SSP_SPEED:
  499. if (GET_SPEED(arg) == CODEC)
  500. {
  501. gen_cfg.base_freq = regk_sser_f32;
  502. /* FREQ = 0 => 4 MHz => clk_div = 7*/
  503. gen_cfg.clk_div = 6 + (1 << GET_FREQ(arg));
  504. }
  505. else
  506. {
  507. gen_cfg.base_freq = regk_sser_f29_493;
  508. switch (GET_SPEED(arg))
  509. {
  510. case SSP150:
  511. gen_cfg.clk_div = 29493000 / (150 * 8) - 1;
  512. break;
  513. case SSP300:
  514. gen_cfg.clk_div = 29493000 / (300 * 8) - 1;
  515. break;
  516. case SSP600:
  517. gen_cfg.clk_div = 29493000 / (600 * 8) - 1;
  518. break;
  519. case SSP1200:
  520. gen_cfg.clk_div = 29493000 / (1200 * 8) - 1;
  521. break;
  522. case SSP2400:
  523. gen_cfg.clk_div = 29493000 / (2400 * 8) - 1;
  524. break;
  525. case SSP4800:
  526. gen_cfg.clk_div = 29493000 / (4800 * 8) - 1;
  527. break;
  528. case SSP9600:
  529. gen_cfg.clk_div = 29493000 / (9600 * 8) - 1;
  530. break;
  531. case SSP19200:
  532. gen_cfg.clk_div = 29493000 / (19200 * 8) - 1;
  533. break;
  534. case SSP28800:
  535. gen_cfg.clk_div = 29493000 / (28800 * 8) - 1;
  536. break;
  537. case SSP57600:
  538. gen_cfg.clk_div = 29493000 / (57600 * 8) - 1;
  539. break;
  540. case SSP115200:
  541. gen_cfg.clk_div = 29493000 / (115200 * 8) - 1;
  542. break;
  543. case SSP230400:
  544. gen_cfg.clk_div = 29493000 / (230400 * 8) - 1;
  545. break;
  546. case SSP460800:
  547. gen_cfg.clk_div = 29493000 / (460800 * 8) - 1;
  548. break;
  549. case SSP921600:
  550. gen_cfg.clk_div = 29493000 / (921600 * 8) - 1;
  551. break;
  552. case SSP3125000:
  553. gen_cfg.base_freq = regk_sser_f100;
  554. gen_cfg.clk_div = 100000000 / (3125000 * 8) - 1;
  555. break;
  556. }
  557. }
  558. frm_cfg.wordrate = GET_WORD_RATE(arg);
  559. break;
  560. case SSP_MODE:
  561. switch(arg)
  562. {
  563. case MASTER_OUTPUT:
  564. port->output = 1;
  565. port->input = 0;
  566. gen_cfg.clk_dir = regk_sser_out;
  567. break;
  568. case SLAVE_OUTPUT:
  569. port->output = 1;
  570. port->input = 0;
  571. gen_cfg.clk_dir = regk_sser_in;
  572. break;
  573. case MASTER_INPUT:
  574. port->output = 0;
  575. port->input = 1;
  576. gen_cfg.clk_dir = regk_sser_out;
  577. break;
  578. case SLAVE_INPUT:
  579. port->output = 0;
  580. port->input = 1;
  581. gen_cfg.clk_dir = regk_sser_in;
  582. break;
  583. case MASTER_BIDIR:
  584. port->output = 1;
  585. port->input = 1;
  586. gen_cfg.clk_dir = regk_sser_out;
  587. break;
  588. case SLAVE_BIDIR:
  589. port->output = 1;
  590. port->input = 1;
  591. gen_cfg.clk_dir = regk_sser_in;
  592. break;
  593. default:
  594. spin_unlock_irq(&port->lock);
  595. return -EINVAL;
  596. }
  597. if (!port->use_dma || (arg == MASTER_OUTPUT || arg == SLAVE_OUTPUT))
  598. intr_mask.rdav = regk_sser_yes;
  599. break;
  600. case SSP_FRAME_SYNC:
  601. if (arg & NORMAL_SYNC)
  602. frm_cfg.tr_delay = 1;
  603. else if (arg & EARLY_SYNC)
  604. frm_cfg.tr_delay = 0;
  605. tr_cfg.bulk_wspace = frm_cfg.tr_delay;
  606. frm_cfg.early_wend = regk_sser_yes;
  607. if (arg & BIT_SYNC)
  608. frm_cfg.type = regk_sser_edge;
  609. else if (arg & WORD_SYNC)
  610. frm_cfg.type = regk_sser_level;
  611. else if (arg & EXTENDED_SYNC)
  612. frm_cfg.early_wend = regk_sser_no;
  613. if (arg & SYNC_ON)
  614. frm_cfg.frame_pin_use = regk_sser_frm;
  615. else if (arg & SYNC_OFF)
  616. frm_cfg.frame_pin_use = regk_sser_gio0;
  617. if (arg & WORD_SIZE_8)
  618. rec_cfg.sample_size = tr_cfg.sample_size = 7;
  619. else if (arg & WORD_SIZE_12)
  620. rec_cfg.sample_size = tr_cfg.sample_size = 11;
  621. else if (arg & WORD_SIZE_16)
  622. rec_cfg.sample_size = tr_cfg.sample_size = 15;
  623. else if (arg & WORD_SIZE_24)
  624. rec_cfg.sample_size = tr_cfg.sample_size = 23;
  625. else if (arg & WORD_SIZE_32)
  626. rec_cfg.sample_size = tr_cfg.sample_size = 31;
  627. if (arg & BIT_ORDER_MSB)
  628. rec_cfg.sh_dir = tr_cfg.sh_dir = regk_sser_msbfirst;
  629. else if (arg & BIT_ORDER_LSB)
  630. rec_cfg.sh_dir = tr_cfg.sh_dir = regk_sser_lsbfirst;
  631. if (arg & FLOW_CONTROL_ENABLE)
  632. rec_cfg.fifo_thr = regk_sser_thr16;
  633. else if (arg & FLOW_CONTROL_DISABLE)
  634. rec_cfg.fifo_thr = regk_sser_inf;
  635. if (arg & CLOCK_NOT_GATED)
  636. gen_cfg.gate_clk = regk_sser_no;
  637. else if (arg & CLOCK_GATED)
  638. gen_cfg.gate_clk = regk_sser_yes;
  639. break;
  640. case SSP_IPOLARITY:
  641. /* NOTE!! negedge is considered NORMAL */
  642. if (arg & CLOCK_NORMAL)
  643. rec_cfg.clk_pol = regk_sser_neg;
  644. else if (arg & CLOCK_INVERT)
  645. rec_cfg.clk_pol = regk_sser_pos;
  646. if (arg & FRAME_NORMAL)
  647. frm_cfg.level = regk_sser_pos_hi;
  648. else if (arg & FRAME_INVERT)
  649. frm_cfg.level = regk_sser_neg_lo;
  650. if (arg & STATUS_NORMAL)
  651. gen_cfg.hold_pol = regk_sser_pos;
  652. else if (arg & STATUS_INVERT)
  653. gen_cfg.hold_pol = regk_sser_neg;
  654. break;
  655. case SSP_OPOLARITY:
  656. if (arg & CLOCK_NORMAL)
  657. gen_cfg.out_clk_pol = regk_sser_neg;
  658. else if (arg & CLOCK_INVERT)
  659. gen_cfg.out_clk_pol = regk_sser_pos;
  660. if (arg & FRAME_NORMAL)
  661. frm_cfg.level = regk_sser_pos_hi;
  662. else if (arg & FRAME_INVERT)
  663. frm_cfg.level = regk_sser_neg_lo;
  664. if (arg & STATUS_NORMAL)
  665. gen_cfg.hold_pol = regk_sser_pos;
  666. else if (arg & STATUS_INVERT)
  667. gen_cfg.hold_pol = regk_sser_neg;
  668. break;
  669. case SSP_SPI:
  670. rec_cfg.fifo_thr = regk_sser_inf;
  671. rec_cfg.sh_dir = tr_cfg.sh_dir = regk_sser_msbfirst;
  672. rec_cfg.sample_size = tr_cfg.sample_size = 7;
  673. frm_cfg.frame_pin_use = regk_sser_frm;
  674. frm_cfg.type = regk_sser_level;
  675. frm_cfg.tr_delay = 1;
  676. frm_cfg.level = regk_sser_neg_lo;
  677. if (arg & SPI_SLAVE)
  678. {
  679. rec_cfg.clk_pol = regk_sser_neg;
  680. gen_cfg.clk_dir = regk_sser_in;
  681. port->input = 1;
  682. port->output = 0;
  683. }
  684. else
  685. {
  686. gen_cfg.out_clk_pol = regk_sser_pos;
  687. port->input = 0;
  688. port->output = 1;
  689. gen_cfg.clk_dir = regk_sser_out;
  690. }
  691. break;
  692. case SSP_INBUFCHUNK:
  693. break;
  694. default:
  695. return_val = -1;
  696. }
  697. if (port->started)
  698. {
  699. tr_cfg.tr_en = port->output;
  700. rec_cfg.rec_en = port->input;
  701. }
  702. REG_WR(sser, port->regi_sser, rw_tr_cfg, tr_cfg);
  703. REG_WR(sser, port->regi_sser, rw_rec_cfg, rec_cfg);
  704. REG_WR(sser, port->regi_sser, rw_frm_cfg, frm_cfg);
  705. REG_WR(sser, port->regi_sser, rw_intr_mask, intr_mask);
  706. REG_WR(sser, port->regi_sser, rw_cfg, gen_cfg);
  707. spin_unlock_irq(&port->lock);
  708. return return_val;
  709. }
  710. static ssize_t sync_serial_write(struct file * file, const char * buf,
  711. size_t count, loff_t *ppos)
  712. {
  713. int dev = iminor(file->f_dentry->d_inode);
  714. DECLARE_WAITQUEUE(wait, current);
  715. sync_port *port;
  716. unsigned long c, c1;
  717. unsigned long free_outp;
  718. unsigned long outp;
  719. unsigned long out_buffer;
  720. unsigned long flags;
  721. if (dev < 0 || dev >= NUMBER_OF_PORTS || !ports[dev].enabled)
  722. {
  723. DEBUG(printk("Invalid minor %d\n", dev));
  724. return -ENODEV;
  725. }
  726. port = &ports[dev];
  727. DEBUGWRITE(printk("W d%d c %lu (%d/%d)\n", port->port_nbr, count, port->out_count, OUT_BUFFER_SIZE));
  728. /* Space to end of buffer */
  729. /*
  730. * out_buffer <c1>012345<- c ->OUT_BUFFER_SIZE
  731. * outp^ +out_count
  732. ^free_outp
  733. * out_buffer 45<- c ->0123OUT_BUFFER_SIZE
  734. * +out_count outp^
  735. * free_outp
  736. *
  737. */
  738. /* Read variables that may be updated by interrupts */
  739. spin_lock_irqsave(&port->lock, flags);
  740. count = count > OUT_BUFFER_SIZE - port->out_count ? OUT_BUFFER_SIZE - port->out_count : count;
  741. outp = (unsigned long)port->outp;
  742. free_outp = outp + port->out_count;
  743. spin_unlock_irqrestore(&port->lock, flags);
  744. out_buffer = (unsigned long)port->out_buffer;
  745. /* Find out where and how much to write */
  746. if (free_outp >= out_buffer + OUT_BUFFER_SIZE)
  747. free_outp -= OUT_BUFFER_SIZE;
  748. if (free_outp >= outp)
  749. c = out_buffer + OUT_BUFFER_SIZE - free_outp;
  750. else
  751. c = outp - free_outp;
  752. if (c > count)
  753. c = count;
  754. // DEBUGWRITE(printk("w op %08lX fop %08lX c %lu\n", outp, free_outp, c));
  755. if (copy_from_user((void*)free_outp, buf, c))
  756. return -EFAULT;
  757. if (c != count) {
  758. buf += c;
  759. c1 = count - c;
  760. DEBUGWRITE(printk("w2 fi %lu c %lu c1 %lu\n", free_outp-out_buffer, c, c1));
  761. if (copy_from_user((void*)out_buffer, buf, c1))
  762. return -EFAULT;
  763. }
  764. spin_lock_irqsave(&port->lock, flags);
  765. port->out_count += count;
  766. spin_unlock_irqrestore(&port->lock, flags);
  767. /* Make sure transmitter/receiver is running */
  768. if (!port->started)
  769. {
  770. reg_sser_rw_cfg cfg = REG_RD(sser, port->regi_sser, rw_cfg);
  771. reg_sser_rw_tr_cfg tr_cfg = REG_RD(sser, port->regi_sser, rw_tr_cfg);
  772. reg_sser_rw_rec_cfg rec_cfg = REG_RD(sser, port->regi_sser, rw_rec_cfg);
  773. cfg.en = regk_sser_yes;
  774. tr_cfg.tr_en = port->output;
  775. rec_cfg.rec_en = port->input;
  776. REG_WR(sser, port->regi_sser, rw_cfg, cfg);
  777. REG_WR(sser, port->regi_sser, rw_tr_cfg, tr_cfg);
  778. REG_WR(sser, port->regi_sser, rw_rec_cfg, rec_cfg);
  779. port->started = 1;
  780. }
  781. if (file->f_flags & O_NONBLOCK) {
  782. spin_lock_irqsave(&port->lock, flags);
  783. if (!port->tr_running) {
  784. if (!port->use_dma) {
  785. reg_sser_rw_intr_mask intr_mask;
  786. intr_mask = REG_RD(sser, port->regi_sser, rw_intr_mask);
  787. /* Start sender by writing data */
  788. send_word(port);
  789. /* and enable transmitter ready IRQ */
  790. intr_mask.trdy = 1;
  791. REG_WR(sser, port->regi_sser, rw_intr_mask, intr_mask);
  792. } else {
  793. start_dma(port, (unsigned char* volatile )port->outp, c);
  794. }
  795. }
  796. spin_unlock_irqrestore(&port->lock, flags);
  797. DEBUGWRITE(printk("w d%d c %lu NB\n",
  798. port->port_nbr, count));
  799. return count;
  800. }
  801. /* Sleep until all sent */
  802. add_wait_queue(&port->out_wait_q, &wait);
  803. set_current_state(TASK_INTERRUPTIBLE);
  804. spin_lock_irqsave(&port->lock, flags);
  805. if (!port->tr_running) {
  806. if (!port->use_dma) {
  807. reg_sser_rw_intr_mask intr_mask;
  808. intr_mask = REG_RD(sser, port->regi_sser, rw_intr_mask);
  809. /* Start sender by writing data */
  810. send_word(port);
  811. /* and enable transmitter ready IRQ */
  812. intr_mask.trdy = 1;
  813. REG_WR(sser, port->regi_sser, rw_intr_mask, intr_mask);
  814. } else {
  815. start_dma(port, port->outp, c);
  816. }
  817. }
  818. spin_unlock_irqrestore(&port->lock, flags);
  819. schedule();
  820. set_current_state(TASK_RUNNING);
  821. remove_wait_queue(&port->out_wait_q, &wait);
  822. if (signal_pending(current))
  823. {
  824. return -EINTR;
  825. }
  826. DEBUGWRITE(printk("w d%d c %lu\n", port->port_nbr, count));
  827. return count;
  828. }
  829. static ssize_t sync_serial_read(struct file * file, char * buf,
  830. size_t count, loff_t *ppos)
  831. {
  832. int dev = iminor(file->f_dentry->d_inode);
  833. int avail;
  834. sync_port *port;
  835. unsigned char* start;
  836. unsigned char* end;
  837. unsigned long flags;
  838. if (dev < 0 || dev >= NUMBER_OF_PORTS || !ports[dev].enabled)
  839. {
  840. DEBUG(printk("Invalid minor %d\n", dev));
  841. return -ENODEV;
  842. }
  843. port = &ports[dev];
  844. DEBUGREAD(printk("R%d c %d ri %lu wi %lu /%lu\n", dev, count, port->readp - port->flip, port->writep - port->flip, port->in_buffer_size));
  845. if (!port->started)
  846. {
  847. reg_sser_rw_cfg cfg = REG_RD(sser, port->regi_sser, rw_cfg);
  848. reg_sser_rw_tr_cfg tr_cfg = REG_RD(sser, port->regi_sser, rw_tr_cfg);
  849. reg_sser_rw_rec_cfg rec_cfg = REG_RD(sser, port->regi_sser, rw_rec_cfg);
  850. cfg.en = regk_sser_yes;
  851. tr_cfg.tr_en = regk_sser_yes;
  852. rec_cfg.rec_en = regk_sser_yes;
  853. REG_WR(sser, port->regi_sser, rw_cfg, cfg);
  854. REG_WR(sser, port->regi_sser, rw_tr_cfg, tr_cfg);
  855. REG_WR(sser, port->regi_sser, rw_rec_cfg, rec_cfg);
  856. port->started = 1;
  857. }
  858. /* Calculate number of available bytes */
  859. /* Save pointers to avoid that they are modified by interrupt */
  860. spin_lock_irqsave(&port->lock, flags);
  861. start = (unsigned char*)port->readp; /* cast away volatile */
  862. end = (unsigned char*)port->writep; /* cast away volatile */
  863. spin_unlock_irqrestore(&port->lock, flags);
  864. while ((start == end) && !port->full) /* No data */
  865. {
  866. if (file->f_flags & O_NONBLOCK)
  867. {
  868. return -EAGAIN;
  869. }
  870. interruptible_sleep_on(&port->in_wait_q);
  871. if (signal_pending(current))
  872. {
  873. return -EINTR;
  874. }
  875. spin_lock_irqsave(&port->lock, flags);
  876. start = (unsigned char*)port->readp; /* cast away volatile */
  877. end = (unsigned char*)port->writep; /* cast away volatile */
  878. spin_unlock_irqrestore(&port->lock, flags);
  879. }
  880. /* Lazy read, never return wrapped data. */
  881. if (port->full)
  882. avail = port->in_buffer_size;
  883. else if (end > start)
  884. avail = end - start;
  885. else
  886. avail = port->flip + port->in_buffer_size - start;
  887. count = count > avail ? avail : count;
  888. if (copy_to_user(buf, start, count))
  889. return -EFAULT;
  890. /* Disable interrupts while updating readp */
  891. spin_lock_irqsave(&port->lock, flags);
  892. port->readp += count;
  893. if (port->readp >= port->flip + port->in_buffer_size) /* Wrap? */
  894. port->readp = port->flip;
  895. port->full = 0;
  896. spin_unlock_irqrestore(&port->lock, flags);
  897. DEBUGREAD(printk("r %d\n", count));
  898. return count;
  899. }
  900. static void send_word(sync_port* port)
  901. {
  902. reg_sser_rw_tr_cfg tr_cfg = REG_RD(sser, port->regi_sser, rw_tr_cfg);
  903. reg_sser_rw_tr_data tr_data = {0};
  904. switch(tr_cfg.sample_size)
  905. {
  906. case 8:
  907. port->out_count--;
  908. tr_data.data = *port->outp++;
  909. REG_WR(sser, port->regi_sser, rw_tr_data, tr_data);
  910. if (port->outp >= port->out_buffer + OUT_BUFFER_SIZE)
  911. port->outp = port->out_buffer;
  912. break;
  913. case 12:
  914. {
  915. int data = (*port->outp++) << 8;
  916. data |= *port->outp++;
  917. port->out_count-=2;
  918. tr_data.data = data;
  919. REG_WR(sser, port->regi_sser, rw_tr_data, tr_data);
  920. if (port->outp >= port->out_buffer + OUT_BUFFER_SIZE)
  921. port->outp = port->out_buffer;
  922. }
  923. break;
  924. case 16:
  925. port->out_count-=2;
  926. tr_data.data = *(unsigned short *)port->outp;
  927. REG_WR(sser, port->regi_sser, rw_tr_data, tr_data);
  928. port->outp+=2;
  929. if (port->outp >= port->out_buffer + OUT_BUFFER_SIZE)
  930. port->outp = port->out_buffer;
  931. break;
  932. case 24:
  933. port->out_count-=3;
  934. tr_data.data = *(unsigned short *)port->outp;
  935. REG_WR(sser, port->regi_sser, rw_tr_data, tr_data);
  936. port->outp+=2;
  937. tr_data.data = *port->outp++;
  938. REG_WR(sser, port->regi_sser, rw_tr_data, tr_data);
  939. if (port->outp >= port->out_buffer + OUT_BUFFER_SIZE)
  940. port->outp = port->out_buffer;
  941. break;
  942. case 32:
  943. port->out_count-=4;
  944. tr_data.data = *(unsigned short *)port->outp;
  945. REG_WR(sser, port->regi_sser, rw_tr_data, tr_data);
  946. port->outp+=2;
  947. tr_data.data = *(unsigned short *)port->outp;
  948. REG_WR(sser, port->regi_sser, rw_tr_data, tr_data);
  949. port->outp+=2;
  950. if (port->outp >= port->out_buffer + OUT_BUFFER_SIZE)
  951. port->outp = port->out_buffer;
  952. break;
  953. }
  954. }
  955. static void start_dma(struct sync_port* port, const char* data, int count)
  956. {
  957. port->tr_running = 1;
  958. port->out_descr.buf = (char*)virt_to_phys((char*)data);
  959. port->out_descr.after = port->out_descr.buf + count;
  960. port->out_descr.eol = port->out_descr.intr = 1;
  961. port->out_context.saved_data = (dma_descr_data*)virt_to_phys(&port->out_descr);
  962. port->out_context.saved_data_buf = port->out_descr.buf;
  963. DMA_START_CONTEXT(port->regi_dmaout, virt_to_phys((char*)&port->out_context));
  964. DEBUGTXINT(printk("dma %08lX c %d\n", (unsigned long)data, count));
  965. }
  966. static void start_dma_in(sync_port* port)
  967. {
  968. int i;
  969. char* buf;
  970. port->writep = port->flip;
  971. if (port->writep > port->flip + port->in_buffer_size)
  972. {
  973. panic("Offset too large in sync serial driver\n");
  974. return;
  975. }
  976. buf = (char*)virt_to_phys(port->in_buffer);
  977. for (i = 0; i < NUM_IN_DESCR; i++) {
  978. port->in_descr[i].buf = buf;
  979. port->in_descr[i].after = buf + port->inbufchunk;
  980. port->in_descr[i].intr = 1;
  981. port->in_descr[i].next = (dma_descr_data*)virt_to_phys(&port->in_descr[i+1]);
  982. port->in_descr[i].buf = buf;
  983. buf += port->inbufchunk;
  984. }
  985. /* Link the last descriptor to the first */
  986. port->in_descr[i-1].next = (dma_descr_data*)virt_to_phys(&port->in_descr[0]);
  987. port->in_descr[i-1].eol = regk_sser_yes;
  988. port->next_rx_desc = &port->in_descr[0];
  989. port->prev_rx_desc = &port->in_descr[NUM_IN_DESCR - 1];
  990. port->in_context.saved_data = (dma_descr_data*)virt_to_phys(&port->in_descr[0]);
  991. port->in_context.saved_data_buf = port->in_descr[0].buf;
  992. DMA_START_CONTEXT(port->regi_dmain, virt_to_phys(&port->in_context));
  993. }
  994. #ifdef SYNC_SER_DMA
  995. static irqreturn_t tr_interrupt(int irq, void *dev_id, struct pt_regs * regs)
  996. {
  997. reg_dma_r_masked_intr masked;
  998. reg_dma_rw_ack_intr ack_intr = {.data = regk_dma_yes};
  999. int i;
  1000. struct dma_descr_data *descr;
  1001. unsigned int sentl;
  1002. int found = 0;
  1003. for (i = 0; i < NUMBER_OF_PORTS; i++)
  1004. {
  1005. sync_port *port = &ports[i];
  1006. if (!port->enabled || !port->use_dma )
  1007. continue;
  1008. masked = REG_RD(dma, port->regi_dmaout, r_masked_intr);
  1009. if (masked.data) /* IRQ active for the port? */
  1010. {
  1011. found = 1;
  1012. /* Clear IRQ */
  1013. REG_WR(dma, port->regi_dmaout, rw_ack_intr, ack_intr);
  1014. descr = &port->out_descr;
  1015. sentl = descr->after - descr->buf;
  1016. port->out_count -= sentl;
  1017. port->outp += sentl;
  1018. if (port->outp >= port->out_buffer + OUT_BUFFER_SIZE)
  1019. port->outp = port->out_buffer;
  1020. if (port->out_count) {
  1021. int c;
  1022. c = port->out_buffer + OUT_BUFFER_SIZE - port->outp;
  1023. if (c > port->out_count)
  1024. c = port->out_count;
  1025. DEBUGTXINT(printk("tx_int DMAWRITE %i %i\n", sentl, c));
  1026. start_dma(port, port->outp, c);
  1027. } else {
  1028. DEBUGTXINT(printk("tx_int DMA stop %i\n", sentl));
  1029. port->tr_running = 0;
  1030. }
  1031. wake_up_interruptible(&port->out_wait_q); /* wake up the waiting process */
  1032. }
  1033. }
  1034. return IRQ_RETVAL(found);
  1035. } /* tr_interrupt */
  1036. static irqreturn_t rx_interrupt(int irq, void *dev_id, struct pt_regs * regs)
  1037. {
  1038. reg_dma_r_masked_intr masked;
  1039. reg_dma_rw_ack_intr ack_intr = {.data = regk_dma_yes};
  1040. int i;
  1041. int found = 0;
  1042. for (i = 0; i < NUMBER_OF_PORTS; i++)
  1043. {
  1044. sync_port *port = &ports[i];
  1045. if (!port->enabled || !port->use_dma )
  1046. continue;
  1047. masked = REG_RD(dma, port->regi_dmain, r_masked_intr);
  1048. if (masked.data) /* Descriptor interrupt */
  1049. {
  1050. found = 1;
  1051. while (REG_RD(dma, port->regi_dmain, rw_data) !=
  1052. virt_to_phys(port->next_rx_desc)) {
  1053. if (port->writep + port->inbufchunk > port->flip + port->in_buffer_size) {
  1054. int first_size = port->flip + port->in_buffer_size - port->writep;
  1055. memcpy((char*)port->writep, phys_to_virt((unsigned)port->next_rx_desc->buf), first_size);
  1056. memcpy(port->flip, phys_to_virt((unsigned)port->next_rx_desc->buf+first_size), port->inbufchunk - first_size);
  1057. port->writep = port->flip + port->inbufchunk - first_size;
  1058. } else {
  1059. memcpy((char*)port->writep,
  1060. phys_to_virt((unsigned)port->next_rx_desc->buf),
  1061. port->inbufchunk);
  1062. port->writep += port->inbufchunk;
  1063. if (port->writep >= port->flip + port->in_buffer_size)
  1064. port->writep = port->flip;
  1065. }
  1066. if (port->writep == port->readp)
  1067. {
  1068. port->full = 1;
  1069. }
  1070. port->next_rx_desc->eol = 0;
  1071. port->prev_rx_desc->eol = 1;
  1072. port->prev_rx_desc = phys_to_virt((unsigned)port->next_rx_desc);
  1073. port->next_rx_desc = phys_to_virt((unsigned)port->next_rx_desc->next);
  1074. wake_up_interruptible(&port->in_wait_q); /* wake up the waiting process */
  1075. DMA_CONTINUE(port->regi_dmain);
  1076. REG_WR(dma, port->regi_dmain, rw_ack_intr, ack_intr);
  1077. }
  1078. }
  1079. }
  1080. return IRQ_RETVAL(found);
  1081. } /* rx_interrupt */
  1082. #endif /* SYNC_SER_DMA */
  1083. #ifdef SYNC_SER_MANUAL
  1084. static irqreturn_t manual_interrupt(int irq, void *dev_id, struct pt_regs * regs)
  1085. {
  1086. int i;
  1087. int found = 0;
  1088. reg_sser_r_masked_intr masked;
  1089. for (i = 0; i < NUMBER_OF_PORTS; i++)
  1090. {
  1091. sync_port* port = &ports[i];
  1092. if (!port->enabled || port->use_dma)
  1093. {
  1094. continue;
  1095. }
  1096. masked = REG_RD(sser, port->regi_sser, r_masked_intr);
  1097. if (masked.rdav) /* Data received? */
  1098. {
  1099. reg_sser_rw_rec_cfg rec_cfg = REG_RD(sser, port->regi_sser, rw_rec_cfg);
  1100. reg_sser_r_rec_data data = REG_RD(sser, port->regi_sser, r_rec_data);
  1101. found = 1;
  1102. /* Read data */
  1103. switch(rec_cfg.sample_size)
  1104. {
  1105. case 8:
  1106. *port->writep++ = data.data & 0xff;
  1107. break;
  1108. case 12:
  1109. *port->writep = (data.data & 0x0ff0) >> 4;
  1110. *(port->writep + 1) = data.data & 0x0f;
  1111. port->writep+=2;
  1112. break;
  1113. case 16:
  1114. *(unsigned short*)port->writep = data.data;
  1115. port->writep+=2;
  1116. break;
  1117. case 24:
  1118. *(unsigned int*)port->writep = data.data;
  1119. port->writep+=3;
  1120. break;
  1121. case 32:
  1122. *(unsigned int*)port->writep = data.data;
  1123. port->writep+=4;
  1124. break;
  1125. }
  1126. if (port->writep >= port->flip + port->in_buffer_size) /* Wrap? */
  1127. port->writep = port->flip;
  1128. if (port->writep == port->readp) {
  1129. /* receive buffer overrun, discard oldest data
  1130. */
  1131. port->readp++;
  1132. if (port->readp >= port->flip + port->in_buffer_size) /* Wrap? */
  1133. port->readp = port->flip;
  1134. }
  1135. if (sync_data_avail(port) >= port->inbufchunk)
  1136. wake_up_interruptible(&port->in_wait_q); /* Wake up application */
  1137. }
  1138. if (masked.trdy) /* Transmitter ready? */
  1139. {
  1140. found = 1;
  1141. if (port->out_count > 0) /* More data to send */
  1142. send_word(port);
  1143. else /* transmission finished */
  1144. {
  1145. reg_sser_rw_intr_mask intr_mask;
  1146. intr_mask = REG_RD(sser, port->regi_sser, rw_intr_mask);
  1147. intr_mask.trdy = 0;
  1148. REG_WR(sser, port->regi_sser, rw_intr_mask, intr_mask);
  1149. wake_up_interruptible(&port->out_wait_q); /* Wake up application */
  1150. }
  1151. }
  1152. }
  1153. return IRQ_RETVAL(found);
  1154. }
  1155. #endif
  1156. module_init(etrax_sync_serial_init);