vfphw.S 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211
  1. /*
  2. * linux/arch/arm/vfp/vfphw.S
  3. *
  4. * Copyright (C) 2004 ARM Limited.
  5. * Written by Deep Blue Solutions Limited.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * This code is called from the kernel's undefined instruction trap.
  12. * r9 holds the return address for successful handling.
  13. * lr holds the return address for unrecognised instructions.
  14. * r10 points at the start of the private FP workspace in the thread structure
  15. * sp points to a struct pt_regs (as defined in include/asm/proc/ptrace.h)
  16. */
  17. #include <asm/thread_info.h>
  18. #include <asm/vfpmacros.h>
  19. #include "../kernel/entry-header.S"
  20. .macro DBGSTR, str
  21. #ifdef DEBUG
  22. stmfd sp!, {r0-r3, ip, lr}
  23. add r0, pc, #4
  24. bl printk
  25. b 1f
  26. .asciz "<7>VFP: \str\n"
  27. .balign 4
  28. 1: ldmfd sp!, {r0-r3, ip, lr}
  29. #endif
  30. .endm
  31. .macro DBGSTR1, str, arg
  32. #ifdef DEBUG
  33. stmfd sp!, {r0-r3, ip, lr}
  34. mov r1, \arg
  35. add r0, pc, #4
  36. bl printk
  37. b 1f
  38. .asciz "<7>VFP: \str\n"
  39. .balign 4
  40. 1: ldmfd sp!, {r0-r3, ip, lr}
  41. #endif
  42. .endm
  43. .macro DBGSTR3, str, arg1, arg2, arg3
  44. #ifdef DEBUG
  45. stmfd sp!, {r0-r3, ip, lr}
  46. mov r3, \arg3
  47. mov r2, \arg2
  48. mov r1, \arg1
  49. add r0, pc, #4
  50. bl printk
  51. b 1f
  52. .asciz "<7>VFP: \str\n"
  53. .balign 4
  54. 1: ldmfd sp!, {r0-r3, ip, lr}
  55. #endif
  56. .endm
  57. @ VFP hardware support entry point.
  58. @
  59. @ r0 = faulted instruction
  60. @ r2 = faulted PC+4
  61. @ r9 = successful return
  62. @ r10 = vfp_state union
  63. @ lr = failure return
  64. .globl vfp_support_entry
  65. vfp_support_entry:
  66. DBGSTR3 "instr %08x pc %08x state %p", r0, r2, r10
  67. VFPFMRX r1, FPEXC @ Is the VFP enabled?
  68. DBGSTR1 "fpexc %08x", r1
  69. tst r1, #FPEXC_ENABLE
  70. bne look_for_VFP_exceptions @ VFP is already enabled
  71. DBGSTR1 "enable %x", r10
  72. ldr r3, last_VFP_context_address
  73. orr r1, r1, #FPEXC_ENABLE @ user FPEXC has the enable bit set
  74. ldr r4, [r3] @ last_VFP_context pointer
  75. bic r5, r1, #FPEXC_EXCEPTION @ make sure exceptions are disabled
  76. cmp r4, r10
  77. beq check_for_exception @ we are returning to the same
  78. @ process, so the registers are
  79. @ still there. In this case, we do
  80. @ not want to drop a pending exception.
  81. VFPFMXR FPEXC, r5 @ enable VFP, disable any pending
  82. @ exceptions, so we can get at the
  83. @ rest of it
  84. @ Save out the current registers to the old thread state
  85. DBGSTR1 "save old state %p", r4
  86. cmp r4, #0
  87. beq no_old_VFP_process
  88. VFPFMRX r5, FPSCR @ current status
  89. VFPFMRX r6, FPINST @ FPINST (always there, rev0 onwards)
  90. tst r1, #FPEXC_FPV2 @ is there an FPINST2 to read?
  91. VFPFMRX r8, FPINST2, NE @ FPINST2 if needed - avoids reading
  92. @ nonexistant reg on rev0
  93. VFPFSTMIA r4 @ save the working registers
  94. stmia r4, {r1, r5, r6, r8} @ save FPEXC, FPSCR, FPINST, FPINST2
  95. @ and point r4 at the word at the
  96. @ start of the register dump
  97. no_old_VFP_process:
  98. DBGSTR1 "load state %p", r10
  99. str r10, [r3] @ update the last_VFP_context pointer
  100. @ Load the saved state back into the VFP
  101. VFPFLDMIA r10 @ reload the working registers while
  102. @ FPEXC is in a safe state
  103. ldmia r10, {r1, r5, r6, r8} @ load FPEXC, FPSCR, FPINST, FPINST2
  104. tst r1, #FPEXC_FPV2 @ is there an FPINST2 to write?
  105. VFPFMXR FPINST2, r8, NE @ FPINST2 if needed - avoids writing
  106. @ nonexistant reg on rev0
  107. VFPFMXR FPINST, r6
  108. VFPFMXR FPSCR, r5 @ restore status
  109. check_for_exception:
  110. tst r1, #FPEXC_EXCEPTION
  111. bne process_exception @ might as well handle the pending
  112. @ exception before retrying branch
  113. @ out before setting an FPEXC that
  114. @ stops us reading stuff
  115. VFPFMXR FPEXC, r1 @ restore FPEXC last
  116. sub r2, r2, #4
  117. str r2, [sp, #S_PC] @ retry the instruction
  118. mov pc, r9 @ we think we have handled things
  119. look_for_VFP_exceptions:
  120. tst r1, #FPEXC_EXCEPTION
  121. bne process_exception
  122. VFPFMRX r5, FPSCR
  123. tst r5, #FPSCR_IXE @ IXE doesn't set FPEXC_EXCEPTION !
  124. bne process_exception
  125. @ Fall into hand on to next handler - appropriate coproc instr
  126. @ not recognised by VFP
  127. DBGSTR "not VFP"
  128. mov pc, lr
  129. process_exception:
  130. DBGSTR "bounce"
  131. sub r2, r2, #4
  132. str r2, [sp, #S_PC] @ retry the instruction on exit from
  133. @ the imprecise exception handling in
  134. @ the support code
  135. mov r2, sp @ nothing stacked - regdump is at TOS
  136. mov lr, r9 @ setup for a return to the user code.
  137. @ Now call the C code to package up the bounce to the support code
  138. @ r0 holds the trigger instruction
  139. @ r1 holds the FPEXC value
  140. @ r2 pointer to register dump
  141. b VFP9_bounce @ we have handled this - the support
  142. @ code will raise an exception if
  143. @ required. If not, the user code will
  144. @ retry the faulted instruction
  145. last_VFP_context_address:
  146. .word last_VFP_context
  147. .globl vfp_get_float
  148. vfp_get_float:
  149. add pc, pc, r0, lsl #3
  150. mov r0, r0
  151. .irp dr,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15
  152. mrc p10, 0, r0, c\dr, c0, 0 @ fmrs r0, s0
  153. mov pc, lr
  154. mrc p10, 0, r0, c\dr, c0, 4 @ fmrs r0, s1
  155. mov pc, lr
  156. .endr
  157. .globl vfp_put_float
  158. vfp_put_float:
  159. add pc, pc, r1, lsl #3
  160. mov r0, r0
  161. .irp dr,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15
  162. mcr p10, 0, r0, c\dr, c0, 0 @ fmsr r0, s0
  163. mov pc, lr
  164. mcr p10, 0, r0, c\dr, c0, 4 @ fmsr r0, s1
  165. mov pc, lr
  166. .endr
  167. .globl vfp_get_double
  168. vfp_get_double:
  169. add pc, pc, r0, lsl #3
  170. mov r0, r0
  171. .irp dr,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15
  172. fmrrd r0, r1, d\dr
  173. mov pc, lr
  174. .endr
  175. @ virtual register 16 for compare with zero
  176. mov r0, #0
  177. mov r1, #0
  178. mov pc, lr
  179. .globl vfp_put_double
  180. vfp_put_double:
  181. add pc, pc, r2, lsl #3
  182. mov r0, r0
  183. .irp dr,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15
  184. fmdrr d\dr, r0, r1
  185. mov pc, lr
  186. .endr