timer32k.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330
  1. /*
  2. * linux/arch/arm/plat-omap/timer32k.c
  3. *
  4. * OMAP 32K Timer
  5. *
  6. * Copyright (C) 2004 - 2005 Nokia Corporation
  7. * Partial timer rewrite and additional dynamic tick timer support by
  8. * Tony Lindgen <tony@atomide.com> and
  9. * Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
  10. * OMAP Dual-mode timer framework support by Timo Teras
  11. *
  12. * MPU timer code based on the older MPU timer code for OMAP
  13. * Copyright (C) 2000 RidgeRun, Inc.
  14. * Author: Greg Lonnon <glonnon@ridgerun.com>
  15. *
  16. * This program is free software; you can redistribute it and/or modify it
  17. * under the terms of the GNU General Public License as published by the
  18. * Free Software Foundation; either version 2 of the License, or (at your
  19. * option) any later version.
  20. *
  21. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  22. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  23. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  24. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  25. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  26. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  27. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  28. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  29. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  30. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  31. *
  32. * You should have received a copy of the GNU General Public License along
  33. * with this program; if not, write to the Free Software Foundation, Inc.,
  34. * 675 Mass Ave, Cambridge, MA 02139, USA.
  35. */
  36. #include <linux/kernel.h>
  37. #include <linux/init.h>
  38. #include <linux/delay.h>
  39. #include <linux/interrupt.h>
  40. #include <linux/sched.h>
  41. #include <linux/spinlock.h>
  42. #include <linux/err.h>
  43. #include <linux/clk.h>
  44. #include <asm/system.h>
  45. #include <asm/hardware.h>
  46. #include <asm/io.h>
  47. #include <asm/leds.h>
  48. #include <asm/irq.h>
  49. #include <asm/mach/irq.h>
  50. #include <asm/mach/time.h>
  51. #include <asm/arch/dmtimer.h>
  52. struct sys_timer omap_timer;
  53. /*
  54. * ---------------------------------------------------------------------------
  55. * 32KHz OS timer
  56. *
  57. * This currently works only on 16xx, as 1510 does not have the continuous
  58. * 32KHz synchronous timer. The 32KHz synchronous timer is used to keep track
  59. * of time in addition to the 32KHz OS timer. Using only the 32KHz OS timer
  60. * on 1510 would be possible, but the timer would not be as accurate as
  61. * with the 32KHz synchronized timer.
  62. * ---------------------------------------------------------------------------
  63. */
  64. #if defined(CONFIG_ARCH_OMAP16XX)
  65. #define TIMER_32K_SYNCHRONIZED 0xfffbc410
  66. #elif defined(CONFIG_ARCH_OMAP24XX)
  67. #define TIMER_32K_SYNCHRONIZED 0x48004010
  68. #else
  69. #error OMAP 32KHz timer does not currently work on 15XX!
  70. #endif
  71. /* 16xx specific defines */
  72. #define OMAP1_32K_TIMER_BASE 0xfffb9000
  73. #define OMAP1_32K_TIMER_CR 0x08
  74. #define OMAP1_32K_TIMER_TVR 0x00
  75. #define OMAP1_32K_TIMER_TCR 0x04
  76. #define OMAP_32K_TICKS_PER_HZ (32768 / HZ)
  77. /*
  78. * TRM says 1 / HZ = ( TVR + 1) / 32768, so TRV = (32768 / HZ) - 1
  79. * so with HZ = 128, TVR = 255.
  80. */
  81. #define OMAP_32K_TIMER_TICK_PERIOD ((32768 / HZ) - 1)
  82. #define JIFFIES_TO_HW_TICKS(nr_jiffies, clock_rate) \
  83. (((nr_jiffies) * (clock_rate)) / HZ)
  84. #if defined(CONFIG_ARCH_OMAP1)
  85. static inline void omap_32k_timer_write(int val, int reg)
  86. {
  87. omap_writew(val, OMAP1_32K_TIMER_BASE + reg);
  88. }
  89. static inline unsigned long omap_32k_timer_read(int reg)
  90. {
  91. return omap_readl(OMAP1_32K_TIMER_BASE + reg) & 0xffffff;
  92. }
  93. static inline void omap_32k_timer_start(unsigned long load_val)
  94. {
  95. if (!load_val)
  96. load_val = 1;
  97. omap_32k_timer_write(load_val, OMAP1_32K_TIMER_TVR);
  98. omap_32k_timer_write(0x0f, OMAP1_32K_TIMER_CR);
  99. }
  100. static inline void omap_32k_timer_stop(void)
  101. {
  102. omap_32k_timer_write(0x0, OMAP1_32K_TIMER_CR);
  103. }
  104. #define omap_32k_timer_ack_irq()
  105. #elif defined(CONFIG_ARCH_OMAP2)
  106. static struct omap_dm_timer *gptimer;
  107. static inline void omap_32k_timer_start(unsigned long load_val)
  108. {
  109. omap_dm_timer_set_load(gptimer, 1, 0xffffffff - load_val);
  110. omap_dm_timer_set_int_enable(gptimer, OMAP_TIMER_INT_OVERFLOW);
  111. omap_dm_timer_start(gptimer);
  112. }
  113. static inline void omap_32k_timer_stop(void)
  114. {
  115. omap_dm_timer_stop(gptimer);
  116. }
  117. static inline void omap_32k_timer_ack_irq(void)
  118. {
  119. u32 status = omap_dm_timer_read_status(gptimer);
  120. omap_dm_timer_write_status(gptimer, status);
  121. }
  122. #endif
  123. /*
  124. * The 32KHz synchronized timer is an additional timer on 16xx.
  125. * It is always running.
  126. */
  127. static inline unsigned long omap_32k_sync_timer_read(void)
  128. {
  129. return omap_readl(TIMER_32K_SYNCHRONIZED);
  130. }
  131. /*
  132. * Rounds down to nearest usec. Note that this will overflow for larger values.
  133. */
  134. static inline unsigned long omap_32k_ticks_to_usecs(unsigned long ticks_32k)
  135. {
  136. return (ticks_32k * 5*5*5*5*5*5) >> 9;
  137. }
  138. /*
  139. * Rounds down to nearest nsec.
  140. */
  141. static inline unsigned long long
  142. omap_32k_ticks_to_nsecs(unsigned long ticks_32k)
  143. {
  144. return (unsigned long long) ticks_32k * 1000 * 5*5*5*5*5*5 >> 9;
  145. }
  146. static unsigned long omap_32k_last_tick = 0;
  147. /*
  148. * Returns elapsed usecs since last 32k timer interrupt
  149. */
  150. static unsigned long omap_32k_timer_gettimeoffset(void)
  151. {
  152. unsigned long now = omap_32k_sync_timer_read();
  153. return omap_32k_ticks_to_usecs(now - omap_32k_last_tick);
  154. }
  155. /*
  156. * Returns current time from boot in nsecs. It's OK for this to wrap
  157. * around for now, as it's just a relative time stamp.
  158. */
  159. unsigned long long sched_clock(void)
  160. {
  161. return omap_32k_ticks_to_nsecs(omap_32k_sync_timer_read());
  162. }
  163. /*
  164. * Timer interrupt for 32KHz timer. When dynamic tick is enabled, this
  165. * function is also called from other interrupts to remove latency
  166. * issues with dynamic tick. In the dynamic tick case, we need to lock
  167. * with irqsave.
  168. */
  169. static inline irqreturn_t _omap_32k_timer_interrupt(int irq, void *dev_id)
  170. {
  171. unsigned long now;
  172. omap_32k_timer_ack_irq();
  173. now = omap_32k_sync_timer_read();
  174. while ((signed long)(now - omap_32k_last_tick)
  175. >= OMAP_32K_TICKS_PER_HZ) {
  176. omap_32k_last_tick += OMAP_32K_TICKS_PER_HZ;
  177. timer_tick();
  178. }
  179. /* Restart timer so we don't drift off due to modulo or dynamic tick.
  180. * By default we program the next timer to be continuous to avoid
  181. * latencies during high system load. During dynamic tick operation the
  182. * continuous timer can be overridden from pm_idle to be longer.
  183. */
  184. omap_32k_timer_start(omap_32k_last_tick + OMAP_32K_TICKS_PER_HZ - now);
  185. return IRQ_HANDLED;
  186. }
  187. static irqreturn_t omap_32k_timer_handler(int irq, void *dev_id)
  188. {
  189. return _omap_32k_timer_interrupt(irq, dev_id);
  190. }
  191. static irqreturn_t omap_32k_timer_interrupt(int irq, void *dev_id)
  192. {
  193. unsigned long flags;
  194. write_seqlock_irqsave(&xtime_lock, flags);
  195. _omap_32k_timer_interrupt(irq, dev_id);
  196. write_sequnlock_irqrestore(&xtime_lock, flags);
  197. return IRQ_HANDLED;
  198. }
  199. #ifdef CONFIG_NO_IDLE_HZ
  200. /*
  201. * Programs the next timer interrupt needed. Called when dynamic tick is
  202. * enabled, and to reprogram the ticks to skip from pm_idle. Note that
  203. * we can keep the timer continuous, and don't need to set it to run in
  204. * one-shot mode. This is because the timer will get reprogrammed again
  205. * after next interrupt.
  206. */
  207. void omap_32k_timer_reprogram(unsigned long next_tick)
  208. {
  209. unsigned long ticks = JIFFIES_TO_HW_TICKS(next_tick, 32768) + 1;
  210. unsigned long now = omap_32k_sync_timer_read();
  211. unsigned long idled = now - omap_32k_last_tick;
  212. if (idled + 1 < ticks)
  213. ticks -= idled;
  214. else
  215. ticks = 1;
  216. omap_32k_timer_start(ticks);
  217. }
  218. static struct irqaction omap_32k_timer_irq;
  219. extern struct timer_update_handler timer_update;
  220. static int omap_32k_timer_enable_dyn_tick(void)
  221. {
  222. /* No need to reprogram timer, just use the next interrupt */
  223. return 0;
  224. }
  225. static int omap_32k_timer_disable_dyn_tick(void)
  226. {
  227. omap_32k_timer_start(OMAP_32K_TIMER_TICK_PERIOD);
  228. return 0;
  229. }
  230. static struct dyn_tick_timer omap_dyn_tick_timer = {
  231. .enable = omap_32k_timer_enable_dyn_tick,
  232. .disable = omap_32k_timer_disable_dyn_tick,
  233. .reprogram = omap_32k_timer_reprogram,
  234. .handler = omap_32k_timer_handler,
  235. };
  236. #endif /* CONFIG_NO_IDLE_HZ */
  237. static struct irqaction omap_32k_timer_irq = {
  238. .name = "32KHz timer",
  239. .flags = IRQF_DISABLED | IRQF_TIMER,
  240. .handler = omap_32k_timer_interrupt,
  241. };
  242. static __init void omap_init_32k_timer(void)
  243. {
  244. #ifdef CONFIG_NO_IDLE_HZ
  245. omap_timer.dyn_tick = &omap_dyn_tick_timer;
  246. #endif
  247. if (cpu_class_is_omap1())
  248. setup_irq(INT_OS_TIMER, &omap_32k_timer_irq);
  249. omap_timer.offset = omap_32k_timer_gettimeoffset;
  250. omap_32k_last_tick = omap_32k_sync_timer_read();
  251. #ifdef CONFIG_ARCH_OMAP2
  252. /* REVISIT: Check 24xx TIOCP_CFG settings after idle works */
  253. if (cpu_is_omap24xx()) {
  254. gptimer = omap_dm_timer_request_specific(1);
  255. BUG_ON(gptimer == NULL);
  256. omap_dm_timer_set_source(gptimer, OMAP_TIMER_SRC_32_KHZ);
  257. setup_irq(omap_dm_timer_get_irq(gptimer), &omap_32k_timer_irq);
  258. omap_dm_timer_set_int_enable(gptimer,
  259. OMAP_TIMER_INT_CAPTURE | OMAP_TIMER_INT_OVERFLOW |
  260. OMAP_TIMER_INT_MATCH);
  261. }
  262. #endif
  263. omap_32k_timer_start(OMAP_32K_TIMER_TICK_PERIOD);
  264. }
  265. /*
  266. * ---------------------------------------------------------------------------
  267. * Timer initialization
  268. * ---------------------------------------------------------------------------
  269. */
  270. static void __init omap_timer_init(void)
  271. {
  272. #ifdef CONFIG_OMAP_DM_TIMER
  273. omap_dm_timer_init();
  274. #endif
  275. omap_init_32k_timer();
  276. }
  277. struct sys_timer omap_timer = {
  278. .init = omap_timer_init,
  279. .offset = NULL, /* Initialized later */
  280. };