cpu.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356
  1. /* linux/arch/arm/mach-s3c2410/cpu.c
  2. *
  3. * Copyright (c) 2004-2005 Simtec Electronics
  4. * http://www.simtec.co.uk/products/SWLINUX/
  5. * Ben Dooks <ben@simtec.co.uk>
  6. *
  7. * S3C24XX CPU Support
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. */
  23. #include <linux/init.h>
  24. #include <linux/module.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/ioport.h>
  27. #include <linux/platform_device.h>
  28. #include <asm/hardware.h>
  29. #include <asm/irq.h>
  30. #include <asm/io.h>
  31. #include <asm/delay.h>
  32. #include <asm/mach/arch.h>
  33. #include <asm/mach/map.h>
  34. #include <asm/arch/regs-gpio.h>
  35. #include <asm/arch/regs-serial.h>
  36. #include "cpu.h"
  37. #include "devs.h"
  38. #include "clock.h"
  39. #include "s3c2400.h"
  40. #include "s3c2410.h"
  41. #include "s3c2412.h"
  42. #include "s3c244x.h"
  43. #include "s3c2440.h"
  44. #include "s3c2442.h"
  45. struct cpu_table {
  46. unsigned long idcode;
  47. unsigned long idmask;
  48. void (*map_io)(struct map_desc *mach_desc, int size);
  49. void (*init_uarts)(struct s3c2410_uartcfg *cfg, int no);
  50. void (*init_clocks)(int xtal);
  51. int (*init)(void);
  52. const char *name;
  53. };
  54. /* table of supported CPUs */
  55. static const char name_s3c2400[] = "S3C2400";
  56. static const char name_s3c2410[] = "S3C2410";
  57. static const char name_s3c2412[] = "S3C2412";
  58. static const char name_s3c2440[] = "S3C2440";
  59. static const char name_s3c2442[] = "S3C2442";
  60. static const char name_s3c2410a[] = "S3C2410A";
  61. static const char name_s3c2440a[] = "S3C2440A";
  62. static struct cpu_table cpu_ids[] __initdata = {
  63. {
  64. .idcode = 0x32410000,
  65. .idmask = 0xffffffff,
  66. .map_io = s3c2410_map_io,
  67. .init_clocks = s3c2410_init_clocks,
  68. .init_uarts = s3c2410_init_uarts,
  69. .init = s3c2410_init,
  70. .name = name_s3c2410
  71. },
  72. {
  73. .idcode = 0x32410002,
  74. .idmask = 0xffffffff,
  75. .map_io = s3c2410_map_io,
  76. .init_clocks = s3c2410_init_clocks,
  77. .init_uarts = s3c2410_init_uarts,
  78. .init = s3c2410_init,
  79. .name = name_s3c2410a
  80. },
  81. {
  82. .idcode = 0x32440000,
  83. .idmask = 0xffffffff,
  84. .map_io = s3c244x_map_io,
  85. .init_clocks = s3c244x_init_clocks,
  86. .init_uarts = s3c244x_init_uarts,
  87. .init = s3c2440_init,
  88. .name = name_s3c2440
  89. },
  90. {
  91. .idcode = 0x32440001,
  92. .idmask = 0xffffffff,
  93. .map_io = s3c244x_map_io,
  94. .init_clocks = s3c244x_init_clocks,
  95. .init_uarts = s3c244x_init_uarts,
  96. .init = s3c2440_init,
  97. .name = name_s3c2440a
  98. },
  99. {
  100. .idcode = 0x32440aaa,
  101. .idmask = 0xffffffff,
  102. .map_io = s3c244x_map_io,
  103. .init_clocks = s3c244x_init_clocks,
  104. .init_uarts = s3c244x_init_uarts,
  105. .init = s3c2442_init,
  106. .name = name_s3c2442
  107. },
  108. {
  109. .idcode = 0x32412001,
  110. .idmask = 0xffffffff,
  111. .map_io = s3c2412_map_io,
  112. .init_clocks = s3c2412_init_clocks,
  113. .init_uarts = s3c2412_init_uarts,
  114. .init = s3c2412_init,
  115. .name = name_s3c2412,
  116. },
  117. { /* a newer version of the s3c2412 */
  118. .idcode = 0x32412003,
  119. .idmask = 0xffffffff,
  120. .map_io = s3c2412_map_io,
  121. .init_clocks = s3c2412_init_clocks,
  122. .init_uarts = s3c2412_init_uarts,
  123. .init = s3c2412_init,
  124. .name = name_s3c2412,
  125. },
  126. {
  127. .idcode = 0x0, /* S3C2400 doesn't have an idcode */
  128. .idmask = 0xffffffff,
  129. .map_io = s3c2400_map_io,
  130. .init_clocks = s3c2400_init_clocks,
  131. .init_uarts = s3c2400_init_uarts,
  132. .init = s3c2400_init,
  133. .name = name_s3c2400
  134. },
  135. };
  136. /* minimal IO mapping */
  137. static struct map_desc s3c_iodesc[] __initdata = {
  138. IODESC_ENT(GPIO),
  139. IODESC_ENT(IRQ),
  140. IODESC_ENT(MEMCTRL),
  141. IODESC_ENT(UART)
  142. };
  143. static struct cpu_table *
  144. s3c_lookup_cpu(unsigned long idcode)
  145. {
  146. struct cpu_table *tab;
  147. int count;
  148. tab = cpu_ids;
  149. for (count = 0; count < ARRAY_SIZE(cpu_ids); count++, tab++) {
  150. if ((idcode & tab->idmask) == tab->idcode)
  151. return tab;
  152. }
  153. return NULL;
  154. }
  155. /* board information */
  156. static struct s3c24xx_board *board;
  157. void s3c24xx_set_board(struct s3c24xx_board *b)
  158. {
  159. int i;
  160. board = b;
  161. if (b->clocks_count != 0) {
  162. struct clk **ptr = b->clocks;
  163. for (i = b->clocks_count; i > 0; i--, ptr++)
  164. s3c24xx_register_clock(*ptr);
  165. }
  166. }
  167. /* cpu information */
  168. static struct cpu_table *cpu;
  169. static unsigned long s3c24xx_read_idcode_v5(void)
  170. {
  171. #if defined(CONFIG_CPU_S3C2412) || defined(CONFIG_CPU_S3C2413)
  172. return __raw_readl(S3C2412_GSTATUS1);
  173. #else
  174. return 1UL; /* don't look like an 2400 */
  175. #endif
  176. }
  177. static unsigned long s3c24xx_read_idcode_v4(void)
  178. {
  179. #ifndef CONFIG_CPU_S3C2400
  180. return __raw_readl(S3C2410_GSTATUS1);
  181. #else
  182. return 0UL;
  183. #endif
  184. }
  185. void __init s3c24xx_init_io(struct map_desc *mach_desc, int size)
  186. {
  187. unsigned long idcode = 0x0;
  188. /* initialise the io descriptors we need for initialisation */
  189. iotable_init(s3c_iodesc, ARRAY_SIZE(s3c_iodesc));
  190. if (cpu_architecture() >= CPU_ARCH_ARMv5) {
  191. idcode = s3c24xx_read_idcode_v5();
  192. } else {
  193. idcode = s3c24xx_read_idcode_v4();
  194. }
  195. cpu = s3c_lookup_cpu(idcode);
  196. if (cpu == NULL) {
  197. printk(KERN_ERR "Unknown CPU type 0x%08lx\n", idcode);
  198. panic("Unknown S3C24XX CPU");
  199. }
  200. printk("CPU %s (id 0x%08lx)\n", cpu->name, idcode);
  201. if (cpu->map_io == NULL || cpu->init == NULL) {
  202. printk(KERN_ERR "CPU %s support not enabled\n", cpu->name);
  203. panic("Unsupported S3C24XX CPU");
  204. }
  205. (cpu->map_io)(mach_desc, size);
  206. }
  207. /* s3c24xx_init_clocks
  208. *
  209. * Initialise the clock subsystem and associated information from the
  210. * given master crystal value.
  211. *
  212. * xtal = 0 -> use default PLL crystal value (normally 12MHz)
  213. * != 0 -> PLL crystal value in Hz
  214. */
  215. void __init s3c24xx_init_clocks(int xtal)
  216. {
  217. if (xtal == 0)
  218. xtal = 12*1000*1000;
  219. if (cpu == NULL)
  220. panic("s3c24xx_init_clocks: no cpu setup?\n");
  221. if (cpu->init_clocks == NULL)
  222. panic("s3c24xx_init_clocks: cpu has no clock init\n");
  223. else
  224. (cpu->init_clocks)(xtal);
  225. }
  226. /* uart management */
  227. static int nr_uarts __initdata = 0;
  228. static struct s3c2410_uartcfg uart_cfgs[3];
  229. /* s3c24xx_init_uartdevs
  230. *
  231. * copy the specified platform data and configuration into our central
  232. * set of devices, before the data is thrown away after the init process.
  233. *
  234. * This also fills in the array passed to the serial driver for the
  235. * early initialisation of the console.
  236. */
  237. void __init s3c24xx_init_uartdevs(char *name,
  238. struct s3c24xx_uart_resources *res,
  239. struct s3c2410_uartcfg *cfg, int no)
  240. {
  241. struct platform_device *platdev;
  242. struct s3c2410_uartcfg *cfgptr = uart_cfgs;
  243. struct s3c24xx_uart_resources *resp;
  244. int uart;
  245. memcpy(cfgptr, cfg, sizeof(struct s3c2410_uartcfg) * no);
  246. for (uart = 0; uart < no; uart++, cfg++, cfgptr++) {
  247. platdev = s3c24xx_uart_src[cfgptr->hwport];
  248. resp = res + cfgptr->hwport;
  249. s3c24xx_uart_devs[uart] = platdev;
  250. platdev->name = name;
  251. platdev->resource = resp->resources;
  252. platdev->num_resources = resp->nr_resources;
  253. platdev->dev.platform_data = cfgptr;
  254. }
  255. nr_uarts = no;
  256. }
  257. void __init s3c24xx_init_uarts(struct s3c2410_uartcfg *cfg, int no)
  258. {
  259. if (cpu == NULL)
  260. return;
  261. if (cpu->init_uarts == NULL) {
  262. printk(KERN_ERR "s3c24xx_init_uarts: cpu has no uart init\n");
  263. } else
  264. (cpu->init_uarts)(cfg, no);
  265. }
  266. static int __init s3c_arch_init(void)
  267. {
  268. int ret;
  269. // do the correct init for cpu
  270. if (cpu == NULL)
  271. panic("s3c_arch_init: NULL cpu\n");
  272. ret = (cpu->init)();
  273. if (ret != 0)
  274. return ret;
  275. ret = platform_add_devices(s3c24xx_uart_devs, nr_uarts);
  276. if (ret != 0)
  277. return ret;
  278. if (board != NULL) {
  279. struct platform_device **ptr = board->devices;
  280. int i;
  281. for (i = 0; i < board->devices_count; i++, ptr++) {
  282. ret = platform_device_register(*ptr);
  283. if (ret) {
  284. printk(KERN_ERR "s3c24xx: failed to add board device %s (%d) @%p\n", (*ptr)->name, ret, *ptr);
  285. }
  286. }
  287. /* mask any error, we may not need all these board
  288. * devices */
  289. ret = 0;
  290. }
  291. return ret;
  292. }
  293. arch_initcall(s3c_arch_init);