mainstone.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505
  1. /*
  2. * linux/arch/arm/mach-pxa/mainstone.c
  3. *
  4. * Support for the Intel HCDDBBVA0 Development Platform.
  5. * (go figure how they came up with such name...)
  6. *
  7. * Author: Nicolas Pitre
  8. * Created: Nov 05, 2002
  9. * Copyright: MontaVista Software Inc.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/init.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/sysdev.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/sched.h>
  20. #include <linux/bitops.h>
  21. #include <linux/fb.h>
  22. #include <linux/ioport.h>
  23. #include <linux/mtd/mtd.h>
  24. #include <linux/mtd/partitions.h>
  25. #include <asm/types.h>
  26. #include <asm/setup.h>
  27. #include <asm/memory.h>
  28. #include <asm/mach-types.h>
  29. #include <asm/hardware.h>
  30. #include <asm/irq.h>
  31. #include <asm/sizes.h>
  32. #include <asm/mach/arch.h>
  33. #include <asm/mach/map.h>
  34. #include <asm/mach/irq.h>
  35. #include <asm/mach/flash.h>
  36. #include <asm/arch/pxa-regs.h>
  37. #include <asm/arch/mainstone.h>
  38. #include <asm/arch/audio.h>
  39. #include <asm/arch/pxafb.h>
  40. #include <asm/arch/mmc.h>
  41. #include <asm/arch/irda.h>
  42. #include <asm/arch/ohci.h>
  43. #include "generic.h"
  44. static unsigned long mainstone_irq_enabled;
  45. static void mainstone_mask_irq(unsigned int irq)
  46. {
  47. int mainstone_irq = (irq - MAINSTONE_IRQ(0));
  48. MST_INTMSKENA = (mainstone_irq_enabled &= ~(1 << mainstone_irq));
  49. }
  50. static void mainstone_unmask_irq(unsigned int irq)
  51. {
  52. int mainstone_irq = (irq - MAINSTONE_IRQ(0));
  53. /* the irq can be acknowledged only if deasserted, so it's done here */
  54. MST_INTSETCLR &= ~(1 << mainstone_irq);
  55. MST_INTMSKENA = (mainstone_irq_enabled |= (1 << mainstone_irq));
  56. }
  57. static struct irq_chip mainstone_irq_chip = {
  58. .name = "FPGA",
  59. .ack = mainstone_mask_irq,
  60. .mask = mainstone_mask_irq,
  61. .unmask = mainstone_unmask_irq,
  62. };
  63. static void mainstone_irq_handler(unsigned int irq, struct irqdesc *desc)
  64. {
  65. unsigned long pending = MST_INTSETCLR & mainstone_irq_enabled;
  66. do {
  67. GEDR(0) = GPIO_bit(0); /* clear useless edge notification */
  68. if (likely(pending)) {
  69. irq = MAINSTONE_IRQ(0) + __ffs(pending);
  70. desc = irq_desc + irq;
  71. desc_handle_irq(irq, desc);
  72. }
  73. pending = MST_INTSETCLR & mainstone_irq_enabled;
  74. } while (pending);
  75. }
  76. static void __init mainstone_init_irq(void)
  77. {
  78. int irq;
  79. pxa_init_irq();
  80. /* setup extra Mainstone irqs */
  81. for(irq = MAINSTONE_IRQ(0); irq <= MAINSTONE_IRQ(15); irq++) {
  82. set_irq_chip(irq, &mainstone_irq_chip);
  83. set_irq_handler(irq, do_level_IRQ);
  84. if (irq == MAINSTONE_IRQ(10) || irq == MAINSTONE_IRQ(14))
  85. set_irq_flags(irq, IRQF_VALID | IRQF_PROBE | IRQF_NOAUTOEN);
  86. else
  87. set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
  88. }
  89. set_irq_flags(MAINSTONE_IRQ(8), 0);
  90. set_irq_flags(MAINSTONE_IRQ(12), 0);
  91. MST_INTMSKENA = 0;
  92. MST_INTSETCLR = 0;
  93. set_irq_chained_handler(IRQ_GPIO(0), mainstone_irq_handler);
  94. set_irq_type(IRQ_GPIO(0), IRQT_FALLING);
  95. }
  96. #ifdef CONFIG_PM
  97. static int mainstone_irq_resume(struct sys_device *dev)
  98. {
  99. MST_INTMSKENA = mainstone_irq_enabled;
  100. return 0;
  101. }
  102. static struct sysdev_class mainstone_irq_sysclass = {
  103. set_kset_name("cpld_irq"),
  104. .resume = mainstone_irq_resume,
  105. };
  106. static struct sys_device mainstone_irq_device = {
  107. .cls = &mainstone_irq_sysclass,
  108. };
  109. static int __init mainstone_irq_device_init(void)
  110. {
  111. int ret = sysdev_class_register(&mainstone_irq_sysclass);
  112. if (ret == 0)
  113. ret = sysdev_register(&mainstone_irq_device);
  114. return ret;
  115. }
  116. device_initcall(mainstone_irq_device_init);
  117. #endif
  118. static struct resource smc91x_resources[] = {
  119. [0] = {
  120. .start = (MST_ETH_PHYS + 0x300),
  121. .end = (MST_ETH_PHYS + 0xfffff),
  122. .flags = IORESOURCE_MEM,
  123. },
  124. [1] = {
  125. .start = MAINSTONE_IRQ(3),
  126. .end = MAINSTONE_IRQ(3),
  127. .flags = IORESOURCE_IRQ,
  128. }
  129. };
  130. static struct platform_device smc91x_device = {
  131. .name = "smc91x",
  132. .id = 0,
  133. .num_resources = ARRAY_SIZE(smc91x_resources),
  134. .resource = smc91x_resources,
  135. };
  136. static int mst_audio_startup(struct snd_pcm_substream *substream, void *priv)
  137. {
  138. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  139. MST_MSCWR2 &= ~MST_MSCWR2_AC97_SPKROFF;
  140. return 0;
  141. }
  142. static void mst_audio_shutdown(struct snd_pcm_substream *substream, void *priv)
  143. {
  144. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  145. MST_MSCWR2 |= MST_MSCWR2_AC97_SPKROFF;
  146. }
  147. static long mst_audio_suspend_mask;
  148. static void mst_audio_suspend(void *priv)
  149. {
  150. mst_audio_suspend_mask = MST_MSCWR2;
  151. MST_MSCWR2 |= MST_MSCWR2_AC97_SPKROFF;
  152. }
  153. static void mst_audio_resume(void *priv)
  154. {
  155. MST_MSCWR2 &= mst_audio_suspend_mask | ~MST_MSCWR2_AC97_SPKROFF;
  156. }
  157. static pxa2xx_audio_ops_t mst_audio_ops = {
  158. .startup = mst_audio_startup,
  159. .shutdown = mst_audio_shutdown,
  160. .suspend = mst_audio_suspend,
  161. .resume = mst_audio_resume,
  162. };
  163. static struct platform_device mst_audio_device = {
  164. .name = "pxa2xx-ac97",
  165. .id = -1,
  166. .dev = { .platform_data = &mst_audio_ops },
  167. };
  168. static struct resource flash_resources[] = {
  169. [0] = {
  170. .start = PXA_CS0_PHYS,
  171. .end = PXA_CS0_PHYS + SZ_64M - 1,
  172. .flags = IORESOURCE_MEM,
  173. },
  174. [1] = {
  175. .start = PXA_CS1_PHYS,
  176. .end = PXA_CS1_PHYS + SZ_64M - 1,
  177. .flags = IORESOURCE_MEM,
  178. },
  179. };
  180. static struct mtd_partition mainstoneflash0_partitions[] = {
  181. {
  182. .name = "Bootloader",
  183. .size = 0x00040000,
  184. .offset = 0,
  185. .mask_flags = MTD_WRITEABLE /* force read-only */
  186. },{
  187. .name = "Kernel",
  188. .size = 0x00400000,
  189. .offset = 0x00040000,
  190. },{
  191. .name = "Filesystem",
  192. .size = MTDPART_SIZ_FULL,
  193. .offset = 0x00440000
  194. }
  195. };
  196. static struct flash_platform_data mst_flash_data[2] = {
  197. {
  198. .map_name = "cfi_probe",
  199. .parts = mainstoneflash0_partitions,
  200. .nr_parts = ARRAY_SIZE(mainstoneflash0_partitions),
  201. }, {
  202. .map_name = "cfi_probe",
  203. .parts = NULL,
  204. .nr_parts = 0,
  205. }
  206. };
  207. static struct platform_device mst_flash_device[2] = {
  208. {
  209. .name = "pxa2xx-flash",
  210. .id = 0,
  211. .dev = {
  212. .platform_data = &mst_flash_data[0],
  213. },
  214. .resource = &flash_resources[0],
  215. .num_resources = 1,
  216. },
  217. {
  218. .name = "pxa2xx-flash",
  219. .id = 1,
  220. .dev = {
  221. .platform_data = &mst_flash_data[1],
  222. },
  223. .resource = &flash_resources[1],
  224. .num_resources = 1,
  225. },
  226. };
  227. static void mainstone_backlight_power(int on)
  228. {
  229. if (on) {
  230. pxa_gpio_mode(GPIO16_PWM0_MD);
  231. pxa_set_cken(CKEN0_PWM0, 1);
  232. PWM_CTRL0 = 0;
  233. PWM_PWDUTY0 = 0x3ff;
  234. PWM_PERVAL0 = 0x3ff;
  235. } else {
  236. PWM_CTRL0 = 0;
  237. PWM_PWDUTY0 = 0x0;
  238. PWM_PERVAL0 = 0x3FF;
  239. pxa_set_cken(CKEN0_PWM0, 0);
  240. }
  241. }
  242. static struct pxafb_mode_info toshiba_ltm04c380k_mode = {
  243. .pixclock = 50000,
  244. .xres = 640,
  245. .yres = 480,
  246. .bpp = 16,
  247. .hsync_len = 1,
  248. .left_margin = 0x9f,
  249. .right_margin = 1,
  250. .vsync_len = 44,
  251. .upper_margin = 0,
  252. .lower_margin = 0,
  253. .sync = FB_SYNC_HOR_HIGH_ACT|FB_SYNC_VERT_HIGH_ACT,
  254. };
  255. static struct pxafb_mode_info toshiba_ltm035a776c_mode = {
  256. .pixclock = 110000,
  257. .xres = 240,
  258. .yres = 320,
  259. .bpp = 16,
  260. .hsync_len = 4,
  261. .left_margin = 8,
  262. .right_margin = 20,
  263. .vsync_len = 3,
  264. .upper_margin = 1,
  265. .lower_margin = 10,
  266. .sync = FB_SYNC_HOR_HIGH_ACT|FB_SYNC_VERT_HIGH_ACT,
  267. };
  268. static struct pxafb_mach_info mainstone_pxafb_info = {
  269. .num_modes = 1,
  270. .lccr0 = LCCR0_Act,
  271. .lccr3 = LCCR3_PCP,
  272. .pxafb_backlight_power = mainstone_backlight_power,
  273. };
  274. static int mainstone_mci_init(struct device *dev, irq_handler_t mstone_detect_int, void *data)
  275. {
  276. int err;
  277. /*
  278. * setup GPIO for PXA27x MMC controller
  279. */
  280. pxa_gpio_mode(GPIO32_MMCCLK_MD);
  281. pxa_gpio_mode(GPIO112_MMCCMD_MD);
  282. pxa_gpio_mode(GPIO92_MMCDAT0_MD);
  283. pxa_gpio_mode(GPIO109_MMCDAT1_MD);
  284. pxa_gpio_mode(GPIO110_MMCDAT2_MD);
  285. pxa_gpio_mode(GPIO111_MMCDAT3_MD);
  286. /* make sure SD/Memory Stick multiplexer's signals
  287. * are routed to MMC controller
  288. */
  289. MST_MSCWR1 &= ~MST_MSCWR1_MS_SEL;
  290. err = request_irq(MAINSTONE_MMC_IRQ, mstone_detect_int, IRQF_DISABLED,
  291. "MMC card detect", data);
  292. if (err) {
  293. printk(KERN_ERR "mainstone_mci_init: MMC/SD: can't request MMC card detect IRQ\n");
  294. return -1;
  295. }
  296. return 0;
  297. }
  298. static void mainstone_mci_setpower(struct device *dev, unsigned int vdd)
  299. {
  300. struct pxamci_platform_data* p_d = dev->platform_data;
  301. if (( 1 << vdd) & p_d->ocr_mask) {
  302. printk(KERN_DEBUG "%s: on\n", __FUNCTION__);
  303. MST_MSCWR1 |= MST_MSCWR1_MMC_ON;
  304. MST_MSCWR1 &= ~MST_MSCWR1_MS_SEL;
  305. } else {
  306. printk(KERN_DEBUG "%s: off\n", __FUNCTION__);
  307. MST_MSCWR1 &= ~MST_MSCWR1_MMC_ON;
  308. }
  309. }
  310. static void mainstone_mci_exit(struct device *dev, void *data)
  311. {
  312. free_irq(MAINSTONE_MMC_IRQ, data);
  313. }
  314. static struct pxamci_platform_data mainstone_mci_platform_data = {
  315. .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
  316. .init = mainstone_mci_init,
  317. .setpower = mainstone_mci_setpower,
  318. .exit = mainstone_mci_exit,
  319. };
  320. static void mainstone_irda_transceiver_mode(struct device *dev, int mode)
  321. {
  322. unsigned long flags;
  323. local_irq_save(flags);
  324. if (mode & IR_SIRMODE) {
  325. MST_MSCWR1 &= ~MST_MSCWR1_IRDA_FIR;
  326. } else if (mode & IR_FIRMODE) {
  327. MST_MSCWR1 |= MST_MSCWR1_IRDA_FIR;
  328. }
  329. if (mode & IR_OFF) {
  330. MST_MSCWR1 = (MST_MSCWR1 & ~MST_MSCWR1_IRDA_MASK) | MST_MSCWR1_IRDA_OFF;
  331. } else {
  332. MST_MSCWR1 = (MST_MSCWR1 & ~MST_MSCWR1_IRDA_MASK) | MST_MSCWR1_IRDA_FULL;
  333. }
  334. local_irq_restore(flags);
  335. }
  336. static struct pxaficp_platform_data mainstone_ficp_platform_data = {
  337. .transceiver_cap = IR_SIRMODE | IR_FIRMODE | IR_OFF,
  338. .transceiver_mode = mainstone_irda_transceiver_mode,
  339. };
  340. static struct platform_device *platform_devices[] __initdata = {
  341. &smc91x_device,
  342. &mst_audio_device,
  343. &mst_flash_device[0],
  344. &mst_flash_device[1],
  345. };
  346. static int mainstone_ohci_init(struct device *dev)
  347. {
  348. /* setup Port1 GPIO pin. */
  349. pxa_gpio_mode( 88 | GPIO_ALT_FN_1_IN); /* USBHPWR1 */
  350. pxa_gpio_mode( 89 | GPIO_ALT_FN_2_OUT); /* USBHPEN1 */
  351. /* Set the Power Control Polarity Low and Power Sense
  352. Polarity Low to active low. */
  353. UHCHR = (UHCHR | UHCHR_PCPL | UHCHR_PSPL) &
  354. ~(UHCHR_SSEP1 | UHCHR_SSEP2 | UHCHR_SSEP3 | UHCHR_SSE);
  355. return 0;
  356. }
  357. static struct pxaohci_platform_data mainstone_ohci_platform_data = {
  358. .port_mode = PMM_PERPORT_MODE,
  359. .init = mainstone_ohci_init,
  360. };
  361. static void __init mainstone_init(void)
  362. {
  363. int SW7 = 0; /* FIXME: get from SCR (Mst doc section 3.2.1.1) */
  364. mst_flash_data[0].width = (BOOT_DEF & 1) ? 2 : 4;
  365. mst_flash_data[1].width = 4;
  366. /* Compensate for SW7 which swaps the flash banks */
  367. mst_flash_data[SW7].name = "processor-flash";
  368. mst_flash_data[SW7 ^ 1].name = "mainboard-flash";
  369. printk(KERN_NOTICE "Mainstone configured to boot from %s\n",
  370. mst_flash_data[0].name);
  371. /* system bus arbiter setting
  372. * - Core_Park
  373. * - LCD_wt:DMA_wt:CORE_Wt = 2:3:4
  374. */
  375. ARB_CNTRL = ARB_CORE_PARK | 0x234;
  376. /*
  377. * On Mainstone, we route AC97_SYSCLK via GPIO45 to
  378. * the audio daughter card
  379. */
  380. pxa_gpio_mode(GPIO45_SYSCLK_AC97_MD);
  381. platform_add_devices(platform_devices, ARRAY_SIZE(platform_devices));
  382. /* reading Mainstone's "Virtual Configuration Register"
  383. might be handy to select LCD type here */
  384. if (0)
  385. mainstone_pxafb_info.modes = &toshiba_ltm04c380k_mode;
  386. else
  387. mainstone_pxafb_info.modes = &toshiba_ltm035a776c_mode;
  388. set_pxa_fb_info(&mainstone_pxafb_info);
  389. pxa_set_mci_info(&mainstone_mci_platform_data);
  390. pxa_set_ficp_info(&mainstone_ficp_platform_data);
  391. pxa_set_ohci_info(&mainstone_ohci_platform_data);
  392. }
  393. static struct map_desc mainstone_io_desc[] __initdata = {
  394. { /* CPLD */
  395. .virtual = MST_FPGA_VIRT,
  396. .pfn = __phys_to_pfn(MST_FPGA_PHYS),
  397. .length = 0x00100000,
  398. .type = MT_DEVICE
  399. }
  400. };
  401. static void __init mainstone_map_io(void)
  402. {
  403. pxa_map_io();
  404. iotable_init(mainstone_io_desc, ARRAY_SIZE(mainstone_io_desc));
  405. /* initialize sleep mode regs (wake-up sources, etc) */
  406. PGSR0 = 0x00008800;
  407. PGSR1 = 0x00000002;
  408. PGSR2 = 0x0001FC00;
  409. PGSR3 = 0x00001F81;
  410. PWER = 0xC0000002;
  411. PRER = 0x00000002;
  412. PFER = 0x00000002;
  413. /* for use I SRAM as framebuffer. */
  414. PSLR |= 0xF04;
  415. PCFR = 0x66;
  416. /* For Keypad wakeup. */
  417. KPC &=~KPC_ASACT;
  418. KPC |=KPC_AS;
  419. PKWR = 0x000FD000;
  420. /* Need read PKWR back after set it. */
  421. PKWR;
  422. }
  423. MACHINE_START(MAINSTONE, "Intel HCDDBBVA0 Development Platform (aka Mainstone)")
  424. /* Maintainer: MontaVista Software Inc. */
  425. .phys_io = 0x40000000,
  426. .boot_params = 0xa0000100, /* BLOB boot parameter setting */
  427. .io_pg_offst = (io_p2v(0x40000000) >> 18) & 0xfffc,
  428. .map_io = mainstone_map_io,
  429. .init_irq = mainstone_init_irq,
  430. .timer = &pxa_timer,
  431. .init_machine = mainstone_init,
  432. MACHINE_END