gpmc.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385
  1. /*
  2. * GPMC support functions
  3. *
  4. * Copyright (C) 2005-2006 Nokia Corporation
  5. *
  6. * Author: Juha Yrjola
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/err.h>
  15. #include <linux/clk.h>
  16. #include <linux/ioport.h>
  17. #include <linux/spinlock.h>
  18. #include <asm/io.h>
  19. #include <asm/arch/gpmc.h>
  20. #undef DEBUG
  21. #define GPMC_BASE 0x6800a000
  22. #define GPMC_REVISION 0x00
  23. #define GPMC_SYSCONFIG 0x10
  24. #define GPMC_SYSSTATUS 0x14
  25. #define GPMC_IRQSTATUS 0x18
  26. #define GPMC_IRQENABLE 0x1c
  27. #define GPMC_TIMEOUT_CONTROL 0x40
  28. #define GPMC_ERR_ADDRESS 0x44
  29. #define GPMC_ERR_TYPE 0x48
  30. #define GPMC_CONFIG 0x50
  31. #define GPMC_STATUS 0x54
  32. #define GPMC_PREFETCH_CONFIG1 0x1e0
  33. #define GPMC_PREFETCH_CONFIG2 0x1e4
  34. #define GPMC_PREFETCH_CONTROL 0x1e8
  35. #define GPMC_PREFETCH_STATUS 0x1f0
  36. #define GPMC_ECC_CONFIG 0x1f4
  37. #define GPMC_ECC_CONTROL 0x1f8
  38. #define GPMC_ECC_SIZE_CONFIG 0x1fc
  39. #define GPMC_CS0 0x60
  40. #define GPMC_CS_SIZE 0x30
  41. #define GPMC_CS_NUM 8
  42. #define GPMC_MEM_START 0x00000000
  43. #define GPMC_MEM_END 0x3FFFFFFF
  44. #define BOOT_ROM_SPACE 0x100000 /* 1MB */
  45. #define GPMC_CHUNK_SHIFT 24 /* 16 MB */
  46. #define GPMC_SECTION_SHIFT 28 /* 128 MB */
  47. static struct resource gpmc_mem_root;
  48. static struct resource gpmc_cs_mem[GPMC_CS_NUM];
  49. static spinlock_t gpmc_mem_lock = SPIN_LOCK_UNLOCKED;
  50. static unsigned gpmc_cs_map;
  51. static void __iomem *gpmc_base =
  52. (void __iomem *) IO_ADDRESS(GPMC_BASE);
  53. static void __iomem *gpmc_cs_base =
  54. (void __iomem *) IO_ADDRESS(GPMC_BASE) + GPMC_CS0;
  55. static struct clk *gpmc_l3_clk;
  56. static void gpmc_write_reg(int idx, u32 val)
  57. {
  58. __raw_writel(val, gpmc_base + idx);
  59. }
  60. static u32 gpmc_read_reg(int idx)
  61. {
  62. return __raw_readl(gpmc_base + idx);
  63. }
  64. void gpmc_cs_write_reg(int cs, int idx, u32 val)
  65. {
  66. void __iomem *reg_addr;
  67. reg_addr = gpmc_cs_base + (cs * GPMC_CS_SIZE) + idx;
  68. __raw_writel(val, reg_addr);
  69. }
  70. u32 gpmc_cs_read_reg(int cs, int idx)
  71. {
  72. return __raw_readl(gpmc_cs_base + (cs * GPMC_CS_SIZE) + idx);
  73. }
  74. /* TODO: Add support for gpmc_fck to clock framework and use it */
  75. static unsigned long gpmc_get_fclk_period(void)
  76. {
  77. /* In picoseconds */
  78. return 1000000000 / ((clk_get_rate(gpmc_l3_clk)) / 1000);
  79. }
  80. unsigned int gpmc_ns_to_ticks(unsigned int time_ns)
  81. {
  82. unsigned long tick_ps;
  83. /* Calculate in picosecs to yield more exact results */
  84. tick_ps = gpmc_get_fclk_period();
  85. return (time_ns * 1000 + tick_ps - 1) / tick_ps;
  86. }
  87. #ifdef DEBUG
  88. static int set_gpmc_timing_reg(int cs, int reg, int st_bit, int end_bit,
  89. int time, const char *name)
  90. #else
  91. static int set_gpmc_timing_reg(int cs, int reg, int st_bit, int end_bit,
  92. int time)
  93. #endif
  94. {
  95. u32 l;
  96. int ticks, mask, nr_bits;
  97. if (time == 0)
  98. ticks = 0;
  99. else
  100. ticks = gpmc_ns_to_ticks(time);
  101. nr_bits = end_bit - st_bit + 1;
  102. if (ticks >= 1 << nr_bits)
  103. return -1;
  104. mask = (1 << nr_bits) - 1;
  105. l = gpmc_cs_read_reg(cs, reg);
  106. #ifdef DEBUG
  107. printk(KERN_INFO "GPMC CS%d: %-10s: %d ticks, %3lu ns (was %i ticks)\n",
  108. cs, name, ticks, gpmc_get_fclk_period() * ticks / 1000,
  109. (l >> st_bit) & mask);
  110. #endif
  111. l &= ~(mask << st_bit);
  112. l |= ticks << st_bit;
  113. gpmc_cs_write_reg(cs, reg, l);
  114. return 0;
  115. }
  116. #ifdef DEBUG
  117. #define GPMC_SET_ONE(reg, st, end, field) \
  118. if (set_gpmc_timing_reg(cs, (reg), (st), (end), \
  119. t->field, #field) < 0) \
  120. return -1
  121. #else
  122. #define GPMC_SET_ONE(reg, st, end, field) \
  123. if (set_gpmc_timing_reg(cs, (reg), (st), (end), t->field) < 0) \
  124. return -1
  125. #endif
  126. int gpmc_cs_calc_divider(int cs, unsigned int sync_clk)
  127. {
  128. int div;
  129. u32 l;
  130. l = sync_clk * 1000 + (gpmc_get_fclk_period() - 1);
  131. div = l / gpmc_get_fclk_period();
  132. if (div > 4)
  133. return -1;
  134. if (div < 0)
  135. div = 1;
  136. return div;
  137. }
  138. int gpmc_cs_set_timings(int cs, const struct gpmc_timings *t)
  139. {
  140. int div;
  141. u32 l;
  142. div = gpmc_cs_calc_divider(cs, t->sync_clk);
  143. if (div < 0)
  144. return -1;
  145. GPMC_SET_ONE(GPMC_CS_CONFIG2, 0, 3, cs_on);
  146. GPMC_SET_ONE(GPMC_CS_CONFIG2, 8, 12, cs_rd_off);
  147. GPMC_SET_ONE(GPMC_CS_CONFIG2, 16, 20, cs_wr_off);
  148. GPMC_SET_ONE(GPMC_CS_CONFIG3, 0, 3, adv_on);
  149. GPMC_SET_ONE(GPMC_CS_CONFIG3, 8, 12, adv_rd_off);
  150. GPMC_SET_ONE(GPMC_CS_CONFIG3, 16, 20, adv_wr_off);
  151. GPMC_SET_ONE(GPMC_CS_CONFIG4, 0, 3, oe_on);
  152. GPMC_SET_ONE(GPMC_CS_CONFIG4, 8, 12, oe_off);
  153. GPMC_SET_ONE(GPMC_CS_CONFIG4, 16, 19, we_on);
  154. GPMC_SET_ONE(GPMC_CS_CONFIG4, 24, 28, we_off);
  155. GPMC_SET_ONE(GPMC_CS_CONFIG5, 0, 4, rd_cycle);
  156. GPMC_SET_ONE(GPMC_CS_CONFIG5, 8, 12, wr_cycle);
  157. GPMC_SET_ONE(GPMC_CS_CONFIG5, 16, 20, access);
  158. GPMC_SET_ONE(GPMC_CS_CONFIG5, 24, 27, page_burst_access);
  159. #ifdef DEBUG
  160. printk(KERN_INFO "GPMC CS%d CLK period is %lu (div %d)\n",
  161. cs, gpmc_get_fclk_period(), div);
  162. #endif
  163. l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
  164. l &= ~0x03;
  165. l |= (div - 1);
  166. return 0;
  167. }
  168. static void gpmc_cs_enable_mem(int cs, u32 base, u32 size)
  169. {
  170. u32 l;
  171. u32 mask;
  172. mask = (1 << GPMC_SECTION_SHIFT) - size;
  173. l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
  174. l &= ~0x3f;
  175. l = (base >> GPMC_CHUNK_SHIFT) & 0x3f;
  176. l &= ~(0x0f << 8);
  177. l |= ((mask >> GPMC_CHUNK_SHIFT) & 0x0f) << 8;
  178. l |= 1 << 6; /* CSVALID */
  179. gpmc_cs_write_reg(cs, GPMC_CS_CONFIG7, l);
  180. }
  181. static void gpmc_cs_disable_mem(int cs)
  182. {
  183. u32 l;
  184. l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
  185. l &= ~(1 << 6); /* CSVALID */
  186. gpmc_cs_write_reg(cs, GPMC_CS_CONFIG7, l);
  187. }
  188. static void gpmc_cs_get_memconf(int cs, u32 *base, u32 *size)
  189. {
  190. u32 l;
  191. u32 mask;
  192. l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
  193. *base = (l & 0x3f) << GPMC_CHUNK_SHIFT;
  194. mask = (l >> 8) & 0x0f;
  195. *size = (1 << GPMC_SECTION_SHIFT) - (mask << GPMC_CHUNK_SHIFT);
  196. }
  197. static int gpmc_cs_mem_enabled(int cs)
  198. {
  199. u32 l;
  200. l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
  201. return l & (1 << 6);
  202. }
  203. static void gpmc_cs_set_reserved(int cs, int reserved)
  204. {
  205. gpmc_cs_map &= ~(1 << cs);
  206. gpmc_cs_map |= (reserved ? 1 : 0) << cs;
  207. }
  208. static int gpmc_cs_reserved(int cs)
  209. {
  210. return gpmc_cs_map & (1 << cs);
  211. }
  212. static unsigned long gpmc_mem_align(unsigned long size)
  213. {
  214. int order;
  215. size = (size - 1) >> (GPMC_CHUNK_SHIFT - 1);
  216. order = GPMC_CHUNK_SHIFT - 1;
  217. do {
  218. size >>= 1;
  219. order++;
  220. } while (size);
  221. size = 1 << order;
  222. return size;
  223. }
  224. static int gpmc_cs_insert_mem(int cs, unsigned long base, unsigned long size)
  225. {
  226. struct resource *res = &gpmc_cs_mem[cs];
  227. int r;
  228. size = gpmc_mem_align(size);
  229. spin_lock(&gpmc_mem_lock);
  230. res->start = base;
  231. res->end = base + size - 1;
  232. r = request_resource(&gpmc_mem_root, res);
  233. spin_unlock(&gpmc_mem_lock);
  234. return r;
  235. }
  236. int gpmc_cs_request(int cs, unsigned long size, unsigned long *base)
  237. {
  238. struct resource *res = &gpmc_cs_mem[cs];
  239. int r = -1;
  240. if (cs > GPMC_CS_NUM)
  241. return -ENODEV;
  242. size = gpmc_mem_align(size);
  243. if (size > (1 << GPMC_SECTION_SHIFT))
  244. return -ENOMEM;
  245. spin_lock(&gpmc_mem_lock);
  246. if (gpmc_cs_reserved(cs)) {
  247. r = -EBUSY;
  248. goto out;
  249. }
  250. if (gpmc_cs_mem_enabled(cs))
  251. r = adjust_resource(res, res->start & ~(size - 1), size);
  252. if (r < 0)
  253. r = allocate_resource(&gpmc_mem_root, res, size, 0, ~0,
  254. size, NULL, NULL);
  255. if (r < 0)
  256. goto out;
  257. gpmc_cs_enable_mem(cs, res->start, res->end - res->start + 1);
  258. *base = res->start;
  259. gpmc_cs_set_reserved(cs, 1);
  260. out:
  261. spin_unlock(&gpmc_mem_lock);
  262. return r;
  263. }
  264. void gpmc_cs_free(int cs)
  265. {
  266. spin_lock(&gpmc_mem_lock);
  267. if (cs >= GPMC_CS_NUM || !gpmc_cs_reserved(cs)) {
  268. printk(KERN_ERR "Trying to free non-reserved GPMC CS%d\n", cs);
  269. BUG();
  270. spin_unlock(&gpmc_mem_lock);
  271. return;
  272. }
  273. gpmc_cs_disable_mem(cs);
  274. release_resource(&gpmc_cs_mem[cs]);
  275. gpmc_cs_set_reserved(cs, 0);
  276. spin_unlock(&gpmc_mem_lock);
  277. }
  278. void __init gpmc_mem_init(void)
  279. {
  280. int cs;
  281. unsigned long boot_rom_space = 0;
  282. if (cpu_is_omap242x()) {
  283. u32 l;
  284. l = omap_readl(OMAP242X_CONTROL_STATUS);
  285. /* In case of internal boot the 1st MB is redirected to the
  286. * boot ROM memory space.
  287. */
  288. if (l & (1 << 3))
  289. boot_rom_space = BOOT_ROM_SPACE;
  290. } else
  291. /* We assume internal boot if the mode can't be
  292. * determined.
  293. */
  294. boot_rom_space = BOOT_ROM_SPACE;
  295. gpmc_mem_root.start = GPMC_MEM_START + boot_rom_space;
  296. gpmc_mem_root.end = GPMC_MEM_END;
  297. /* Reserve all regions that has been set up by bootloader */
  298. for (cs = 0; cs < GPMC_CS_NUM; cs++) {
  299. u32 base, size;
  300. if (!gpmc_cs_mem_enabled(cs))
  301. continue;
  302. gpmc_cs_get_memconf(cs, &base, &size);
  303. if (gpmc_cs_insert_mem(cs, base, size) < 0)
  304. BUG();
  305. }
  306. }
  307. void __init gpmc_init(void)
  308. {
  309. u32 l;
  310. gpmc_l3_clk = clk_get(NULL, "core_l3_ck");
  311. BUG_ON(IS_ERR(gpmc_l3_clk));
  312. l = gpmc_read_reg(GPMC_REVISION);
  313. printk(KERN_INFO "GPMC revision %d.%d\n", (l >> 4) & 0x0f, l & 0x0f);
  314. /* Set smart idle mode and automatic L3 clock gating */
  315. l = gpmc_read_reg(GPMC_SYSCONFIG);
  316. l &= 0x03 << 3;
  317. l |= (0x02 << 3) | (1 << 0);
  318. gpmc_write_reg(GPMC_SYSCONFIG, l);
  319. gpmc_mem_init();
  320. }