irq.c 2.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127
  1. /*
  2. * arch/arm/mach-iop33x/irq.c
  3. *
  4. * Generic IOP331 IRQ handling functionality
  5. *
  6. * Author: Dave Jiang <dave.jiang@intel.com>
  7. * Copyright (C) 2003 Intel Corp.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/list.h>
  16. #include <asm/mach/irq.h>
  17. #include <asm/irq.h>
  18. #include <asm/hardware.h>
  19. #include <asm/mach-types.h>
  20. static u32 iop33x_mask0;
  21. static u32 iop33x_mask1;
  22. static inline void intctl0_write(u32 val)
  23. {
  24. iop3xx_cp6_enable();
  25. asm volatile("mcr p6, 0, %0, c0, c0, 0" : : "r" (val));
  26. iop3xx_cp6_disable();
  27. }
  28. static inline void intctl1_write(u32 val)
  29. {
  30. iop3xx_cp6_enable();
  31. asm volatile("mcr p6, 0, %0, c1, c0, 0" : : "r" (val));
  32. iop3xx_cp6_disable();
  33. }
  34. static inline void intstr0_write(u32 val)
  35. {
  36. iop3xx_cp6_enable();
  37. asm volatile("mcr p6, 0, %0, c2, c0, 0" : : "r" (val));
  38. iop3xx_cp6_disable();
  39. }
  40. static inline void intstr1_write(u32 val)
  41. {
  42. iop3xx_cp6_enable();
  43. asm volatile("mcr p6, 0, %0, c3, c0, 0" : : "r" (val));
  44. iop3xx_cp6_disable();
  45. }
  46. static inline void intbase_write(u32 val)
  47. {
  48. iop3xx_cp6_enable();
  49. asm volatile("mcr p6, 0, %0, c12, c0, 0" : : "r" (val));
  50. iop3xx_cp6_disable();
  51. }
  52. static inline void intsize_write(u32 val)
  53. {
  54. iop3xx_cp6_enable();
  55. asm volatile("mcr p6, 0, %0, c13, c0, 0" : : "r" (val));
  56. iop3xx_cp6_disable();
  57. }
  58. static void
  59. iop33x_irq_mask1 (unsigned int irq)
  60. {
  61. iop33x_mask0 &= ~(1 << irq);
  62. intctl0_write(iop33x_mask0);
  63. }
  64. static void
  65. iop33x_irq_mask2 (unsigned int irq)
  66. {
  67. iop33x_mask1 &= ~(1 << (irq - 32));
  68. intctl1_write(iop33x_mask1);
  69. }
  70. static void
  71. iop33x_irq_unmask1(unsigned int irq)
  72. {
  73. iop33x_mask0 |= 1 << irq;
  74. intctl0_write(iop33x_mask0);
  75. }
  76. static void
  77. iop33x_irq_unmask2(unsigned int irq)
  78. {
  79. iop33x_mask1 |= (1 << (irq - 32));
  80. intctl1_write(iop33x_mask1);
  81. }
  82. struct irq_chip iop33x_irqchip1 = {
  83. .name = "IOP33x-1",
  84. .ack = iop33x_irq_mask1,
  85. .mask = iop33x_irq_mask1,
  86. .unmask = iop33x_irq_unmask1,
  87. };
  88. struct irq_chip iop33x_irqchip2 = {
  89. .name = "IOP33x-2",
  90. .ack = iop33x_irq_mask2,
  91. .mask = iop33x_irq_mask2,
  92. .unmask = iop33x_irq_unmask2,
  93. };
  94. void __init iop33x_init_irq(void)
  95. {
  96. int i;
  97. intctl0_write(0);
  98. intctl1_write(0);
  99. intstr0_write(0);
  100. intstr1_write(0);
  101. intbase_write(0);
  102. intsize_write(1);
  103. if (machine_is_iq80331())
  104. *IOP3XX_PCIIRSR = 0x0f;
  105. for (i = 0; i < NR_IRQS; i++) {
  106. set_irq_chip(i, (i < 32) ? &iop33x_irqchip1 : &iop33x_irqchip2);
  107. set_irq_handler(i, do_level_IRQ);
  108. set_irq_flags(i, IRQF_VALID | IRQF_PROBE);
  109. }
  110. }