irq.c 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162
  1. /*
  2. * linux/arch/arm/mach-at91rm9200/irq.c
  3. *
  4. * Copyright (C) 2004 SAN People
  5. * Copyright (C) 2004 ATMEL
  6. * Copyright (C) Rick Bronson
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/init.h>
  23. #include <linux/module.h>
  24. #include <linux/mm.h>
  25. #include <linux/types.h>
  26. #include <asm/hardware.h>
  27. #include <asm/irq.h>
  28. #include <asm/mach-types.h>
  29. #include <asm/setup.h>
  30. #include <asm/mach/arch.h>
  31. #include <asm/mach/irq.h>
  32. #include <asm/mach/map.h>
  33. static void at91_aic_mask_irq(unsigned int irq)
  34. {
  35. /* Disable interrupt on AIC */
  36. at91_sys_write(AT91_AIC_IDCR, 1 << irq);
  37. }
  38. static void at91_aic_unmask_irq(unsigned int irq)
  39. {
  40. /* Enable interrupt on AIC */
  41. at91_sys_write(AT91_AIC_IECR, 1 << irq);
  42. }
  43. static int at91_aic_set_type(unsigned irq, unsigned type)
  44. {
  45. unsigned int smr, srctype;
  46. switch (type) {
  47. case IRQT_HIGH:
  48. srctype = AT91_AIC_SRCTYPE_HIGH;
  49. break;
  50. case IRQT_RISING:
  51. srctype = AT91_AIC_SRCTYPE_RISING;
  52. break;
  53. case IRQT_LOW:
  54. if ((irq > AT91_ID_FIQ) && (irq < AT91RM9200_ID_IRQ0)) /* only supported on external interrupts */
  55. return -EINVAL;
  56. srctype = AT91_AIC_SRCTYPE_LOW;
  57. break;
  58. case IRQT_FALLING:
  59. if ((irq > AT91_ID_FIQ) && (irq < AT91RM9200_ID_IRQ0)) /* only supported on external interrupts */
  60. return -EINVAL;
  61. srctype = AT91_AIC_SRCTYPE_FALLING;
  62. break;
  63. default:
  64. return -EINVAL;
  65. }
  66. smr = at91_sys_read(AT91_AIC_SMR(irq)) & ~AT91_AIC_SRCTYPE;
  67. at91_sys_write(AT91_AIC_SMR(irq), smr | srctype);
  68. return 0;
  69. }
  70. #ifdef CONFIG_PM
  71. static u32 wakeups;
  72. static u32 backups;
  73. static int at91_aic_set_wake(unsigned irq, unsigned value)
  74. {
  75. if (unlikely(irq >= 32))
  76. return -EINVAL;
  77. if (value)
  78. wakeups |= (1 << irq);
  79. else
  80. wakeups &= ~(1 << irq);
  81. return 0;
  82. }
  83. void at91_irq_suspend(void)
  84. {
  85. backups = at91_sys_read(AT91_AIC_IMR);
  86. at91_sys_write(AT91_AIC_IDCR, backups);
  87. at91_sys_write(AT91_AIC_IECR, wakeups);
  88. }
  89. void at91_irq_resume(void)
  90. {
  91. at91_sys_write(AT91_AIC_IDCR, wakeups);
  92. at91_sys_write(AT91_AIC_IECR, backups);
  93. }
  94. #else
  95. #define at91_aic_set_wake NULL
  96. #endif
  97. static struct irq_chip at91_aic_chip = {
  98. .name = "AIC",
  99. .ack = at91_aic_mask_irq,
  100. .mask = at91_aic_mask_irq,
  101. .unmask = at91_aic_unmask_irq,
  102. .set_type = at91_aic_set_type,
  103. .set_wake = at91_aic_set_wake,
  104. };
  105. /*
  106. * Initialize the AIC interrupt controller.
  107. */
  108. void __init at91_aic_init(unsigned int priority[NR_AIC_IRQS])
  109. {
  110. unsigned int i;
  111. /*
  112. * The IVR is used by macro get_irqnr_and_base to read and verify.
  113. * The irq number is NR_AIC_IRQS when a spurious interrupt has occurred.
  114. */
  115. for (i = 0; i < NR_AIC_IRQS; i++) {
  116. /* Put irq number in Source Vector Register: */
  117. at91_sys_write(AT91_AIC_SVR(i), i);
  118. /* Active Low interrupt, with the specified priority */
  119. at91_sys_write(AT91_AIC_SMR(i), AT91_AIC_SRCTYPE_LOW | priority[i]);
  120. set_irq_chip(i, &at91_aic_chip);
  121. set_irq_handler(i, do_level_IRQ);
  122. set_irq_flags(i, IRQF_VALID | IRQF_PROBE);
  123. /* Perform 8 End Of Interrupt Command to make sure AIC will not Lock out nIRQ */
  124. if (i < 8)
  125. at91_sys_write(AT91_AIC_EOICR, 0);
  126. }
  127. /*
  128. * Spurious Interrupt ID in Spurious Vector Register is NR_AIC_IRQS
  129. * When there is no current interrupt, the IRQ Vector Register reads the value stored in AIC_SPU
  130. */
  131. at91_sys_write(AT91_AIC_SPU, NR_AIC_IRQS);
  132. /* No debugging in AIC: Debug (Protect) Control Register */
  133. at91_sys_write(AT91_AIC_DCR, 0);
  134. /* Disable and clear all interrupts initially */
  135. at91_sys_write(AT91_AIC_IDCR, 0xFFFFFFFF);
  136. at91_sys_write(AT91_AIC_ICCR, 0xFFFFFFFF);
  137. }