head.S 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317
  1. /*
  2. * linux/arch/arm/kernel/head.S
  3. *
  4. * Copyright (C) 1994-2002 Russell King
  5. * Copyright (c) 2003 ARM Limited
  6. * All Rights Reserved
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * Kernel startup code for all 32-bit CPUs
  13. */
  14. #include <linux/linkage.h>
  15. #include <linux/init.h>
  16. #include <asm/assembler.h>
  17. #include <asm/domain.h>
  18. #include <asm/procinfo.h>
  19. #include <asm/ptrace.h>
  20. #include <asm/asm-offsets.h>
  21. #include <asm/memory.h>
  22. #include <asm/thread_info.h>
  23. #include <asm/system.h>
  24. #define KERNEL_RAM_ADDR (PAGE_OFFSET + TEXT_OFFSET)
  25. /*
  26. * swapper_pg_dir is the virtual address of the initial page table.
  27. * We place the page tables 16K below KERNEL_RAM_ADDR. Therefore, we must
  28. * make sure that KERNEL_RAM_ADDR is correctly set. Currently, we expect
  29. * the least significant 16 bits to be 0x8000, but we could probably
  30. * relax this restriction to KERNEL_RAM_ADDR >= PAGE_OFFSET + 0x4000.
  31. */
  32. #if (KERNEL_RAM_ADDR & 0xffff) != 0x8000
  33. #error KERNEL_RAM_ADDR must start at 0xXXXX8000
  34. #endif
  35. .globl swapper_pg_dir
  36. .equ swapper_pg_dir, KERNEL_RAM_ADDR - 0x4000
  37. .macro pgtbl, rd
  38. ldr \rd, =(__virt_to_phys(KERNEL_RAM_ADDR - 0x4000))
  39. .endm
  40. #ifdef CONFIG_XIP_KERNEL
  41. #define TEXTADDR XIP_VIRT_ADDR(CONFIG_XIP_PHYS_ADDR)
  42. #else
  43. #define TEXTADDR KERNEL_RAM_ADDR
  44. #endif
  45. /*
  46. * Kernel startup entry point.
  47. * ---------------------------
  48. *
  49. * This is normally called from the decompressor code. The requirements
  50. * are: MMU = off, D-cache = off, I-cache = dont care, r0 = 0,
  51. * r1 = machine nr.
  52. *
  53. * This code is mostly position independent, so if you link the kernel at
  54. * 0xc0008000, you call this at __pa(0xc0008000).
  55. *
  56. * See linux/arch/arm/tools/mach-types for the complete list of machine
  57. * numbers for r1.
  58. *
  59. * We're trying to keep crap to a minimum; DO NOT add any machine specific
  60. * crap here - that's what the boot loader (or in extreme, well justified
  61. * circumstances, zImage) is for.
  62. */
  63. __INIT
  64. .type stext, %function
  65. ENTRY(stext)
  66. msr cpsr_c, #PSR_F_BIT | PSR_I_BIT | SVC_MODE @ ensure svc mode
  67. @ and irqs disabled
  68. mrc p15, 0, r9, c0, c0 @ get processor id
  69. bl __lookup_processor_type @ r5=procinfo r9=cpuid
  70. movs r10, r5 @ invalid processor (r5=0)?
  71. beq __error_p @ yes, error 'p'
  72. bl __lookup_machine_type @ r5=machinfo
  73. movs r8, r5 @ invalid machine (r5=0)?
  74. beq __error_a @ yes, error 'a'
  75. bl __create_page_tables
  76. /*
  77. * The following calls CPU specific code in a position independent
  78. * manner. See arch/arm/mm/proc-*.S for details. r10 = base of
  79. * xxx_proc_info structure selected by __lookup_machine_type
  80. * above. On return, the CPU will be ready for the MMU to be
  81. * turned on, and r0 will hold the CPU control register value.
  82. */
  83. ldr r13, __switch_data @ address to jump to after
  84. @ mmu has been enabled
  85. adr lr, __enable_mmu @ return (PIC) address
  86. add pc, r10, #PROCINFO_INITFUNC
  87. #if defined(CONFIG_SMP)
  88. .type secondary_startup, #function
  89. ENTRY(secondary_startup)
  90. /*
  91. * Common entry point for secondary CPUs.
  92. *
  93. * Ensure that we're in SVC mode, and IRQs are disabled. Lookup
  94. * the processor type - there is no need to check the machine type
  95. * as it has already been validated by the primary processor.
  96. */
  97. msr cpsr_c, #PSR_F_BIT | PSR_I_BIT | SVC_MODE
  98. mrc p15, 0, r9, c0, c0 @ get processor id
  99. bl __lookup_processor_type
  100. movs r10, r5 @ invalid processor?
  101. moveq r0, #'p' @ yes, error 'p'
  102. beq __error
  103. /*
  104. * Use the page tables supplied from __cpu_up.
  105. */
  106. adr r4, __secondary_data
  107. ldmia r4, {r5, r7, r13} @ address to jump to after
  108. sub r4, r4, r5 @ mmu has been enabled
  109. ldr r4, [r7, r4] @ get secondary_data.pgdir
  110. adr lr, __enable_mmu @ return address
  111. add pc, r10, #PROCINFO_INITFUNC @ initialise processor
  112. @ (return control reg)
  113. /*
  114. * r6 = &secondary_data
  115. */
  116. ENTRY(__secondary_switched)
  117. ldr sp, [r7, #4] @ get secondary_data.stack
  118. mov fp, #0
  119. b secondary_start_kernel
  120. .type __secondary_data, %object
  121. __secondary_data:
  122. .long .
  123. .long secondary_data
  124. .long __secondary_switched
  125. #endif /* defined(CONFIG_SMP) */
  126. /*
  127. * Setup common bits before finally enabling the MMU. Essentially
  128. * this is just loading the page table pointer and domain access
  129. * registers.
  130. */
  131. .type __enable_mmu, %function
  132. __enable_mmu:
  133. #ifdef CONFIG_ALIGNMENT_TRAP
  134. orr r0, r0, #CR_A
  135. #else
  136. bic r0, r0, #CR_A
  137. #endif
  138. #ifdef CONFIG_CPU_DCACHE_DISABLE
  139. bic r0, r0, #CR_C
  140. #endif
  141. #ifdef CONFIG_CPU_BPREDICT_DISABLE
  142. bic r0, r0, #CR_Z
  143. #endif
  144. #ifdef CONFIG_CPU_ICACHE_DISABLE
  145. bic r0, r0, #CR_I
  146. #endif
  147. mov r5, #(domain_val(DOMAIN_USER, DOMAIN_MANAGER) | \
  148. domain_val(DOMAIN_KERNEL, DOMAIN_MANAGER) | \
  149. domain_val(DOMAIN_TABLE, DOMAIN_MANAGER) | \
  150. domain_val(DOMAIN_IO, DOMAIN_CLIENT))
  151. mcr p15, 0, r5, c3, c0, 0 @ load domain access register
  152. mcr p15, 0, r4, c2, c0, 0 @ load page table pointer
  153. b __turn_mmu_on
  154. /*
  155. * Enable the MMU. This completely changes the structure of the visible
  156. * memory space. You will not be able to trace execution through this.
  157. * If you have an enquiry about this, *please* check the linux-arm-kernel
  158. * mailing list archives BEFORE sending another post to the list.
  159. *
  160. * r0 = cp#15 control register
  161. * r13 = *virtual* address to jump to upon completion
  162. *
  163. * other registers depend on the function called upon completion
  164. */
  165. .align 5
  166. .type __turn_mmu_on, %function
  167. __turn_mmu_on:
  168. mov r0, r0
  169. mcr p15, 0, r0, c1, c0, 0 @ write control reg
  170. mrc p15, 0, r3, c0, c0, 0 @ read id reg
  171. mov r3, r3
  172. mov r3, r3
  173. mov pc, r13
  174. /*
  175. * Setup the initial page tables. We only setup the barest
  176. * amount which are required to get the kernel running, which
  177. * generally means mapping in the kernel code.
  178. *
  179. * r8 = machinfo
  180. * r9 = cpuid
  181. * r10 = procinfo
  182. *
  183. * Returns:
  184. * r0, r3, r6, r7 corrupted
  185. * r4 = physical page table address
  186. */
  187. .type __create_page_tables, %function
  188. __create_page_tables:
  189. pgtbl r4 @ page table address
  190. /*
  191. * Clear the 16K level 1 swapper page table
  192. */
  193. mov r0, r4
  194. mov r3, #0
  195. add r6, r0, #0x4000
  196. 1: str r3, [r0], #4
  197. str r3, [r0], #4
  198. str r3, [r0], #4
  199. str r3, [r0], #4
  200. teq r0, r6
  201. bne 1b
  202. ldr r7, [r10, #PROCINFO_MM_MMUFLAGS] @ mm_mmuflags
  203. /*
  204. * Create identity mapping for first MB of kernel to
  205. * cater for the MMU enable. This identity mapping
  206. * will be removed by paging_init(). We use our current program
  207. * counter to determine corresponding section base address.
  208. */
  209. mov r6, pc, lsr #20 @ start of kernel section
  210. orr r3, r7, r6, lsl #20 @ flags + kernel base
  211. str r3, [r4, r6, lsl #2] @ identity mapping
  212. /*
  213. * Now setup the pagetables for our kernel direct
  214. * mapped region.
  215. */
  216. add r0, r4, #(TEXTADDR & 0xff000000) >> 18 @ start of kernel
  217. str r3, [r0, #(TEXTADDR & 0x00f00000) >> 18]!
  218. ldr r6, =(_end - PAGE_OFFSET - 1) @ r6 = number of sections
  219. mov r6, r6, lsr #20 @ needed for kernel minus 1
  220. 1: add r3, r3, #1 << 20
  221. str r3, [r0, #4]!
  222. subs r6, r6, #1
  223. bgt 1b
  224. /*
  225. * Then map first 1MB of ram in case it contains our boot params.
  226. */
  227. add r0, r4, #PAGE_OFFSET >> 18
  228. orr r6, r7, #PHYS_OFFSET
  229. str r6, [r0]
  230. #ifdef CONFIG_XIP_KERNEL
  231. /*
  232. * Map some ram to cover our .data and .bss areas.
  233. * Mapping 3MB should be plenty.
  234. */
  235. sub r3, r4, #PHYS_OFFSET
  236. mov r3, r3, lsr #20
  237. add r0, r0, r3, lsl #2
  238. add r6, r6, r3, lsl #20
  239. str r6, [r0], #4
  240. add r6, r6, #(1 << 20)
  241. str r6, [r0], #4
  242. add r6, r6, #(1 << 20)
  243. str r6, [r0]
  244. #endif
  245. #ifdef CONFIG_DEBUG_LL
  246. ldr r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags
  247. /*
  248. * Map in IO space for serial debugging.
  249. * This allows debug messages to be output
  250. * via a serial console before paging_init.
  251. */
  252. ldr r3, [r8, #MACHINFO_PGOFFIO]
  253. add r0, r4, r3
  254. rsb r3, r3, #0x4000 @ PTRS_PER_PGD*sizeof(long)
  255. cmp r3, #0x0800 @ limit to 512MB
  256. movhi r3, #0x0800
  257. add r6, r0, r3
  258. ldr r3, [r8, #MACHINFO_PHYSIO]
  259. orr r3, r3, r7
  260. 1: str r3, [r0], #4
  261. add r3, r3, #1 << 20
  262. teq r0, r6
  263. bne 1b
  264. #if defined(CONFIG_ARCH_NETWINDER) || defined(CONFIG_ARCH_CATS)
  265. /*
  266. * If we're using the NetWinder or CATS, we also need to map
  267. * in the 16550-type serial port for the debug messages
  268. */
  269. add r0, r4, #0xff000000 >> 18
  270. orr r3, r7, #0x7c000000
  271. str r3, [r0]
  272. #endif
  273. #ifdef CONFIG_ARCH_RPC
  274. /*
  275. * Map in screen at 0x02000000 & SCREEN2_BASE
  276. * Similar reasons here - for debug. This is
  277. * only for Acorn RiscPC architectures.
  278. */
  279. add r0, r4, #0x02000000 >> 18
  280. orr r3, r7, #0x02000000
  281. str r3, [r0]
  282. add r0, r4, #0xd8000000 >> 18
  283. str r3, [r0]
  284. #endif
  285. #endif
  286. mov pc, lr
  287. .ltorg
  288. #include "head-common.S"