emu10k1_main.c 66 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055
  1. /*
  2. * Copyright (c) by Jaroslav Kysela <perex@perex.cz>
  3. * Creative Labs, Inc.
  4. * Routines for control of EMU10K1 chips
  5. *
  6. * Copyright (c) by James Courtier-Dutton <James@superbug.co.uk>
  7. * Added support for Audigy 2 Value.
  8. * Added EMU 1010 support.
  9. * General bug fixes and enhancements.
  10. *
  11. *
  12. * BUGS:
  13. * --
  14. *
  15. * TODO:
  16. * --
  17. *
  18. * This program is free software; you can redistribute it and/or modify
  19. * it under the terms of the GNU General Public License as published by
  20. * the Free Software Foundation; either version 2 of the License, or
  21. * (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  31. *
  32. */
  33. #include <linux/sched.h>
  34. #include <linux/kthread.h>
  35. #include <linux/delay.h>
  36. #include <linux/init.h>
  37. #include <linux/interrupt.h>
  38. #include <linux/pci.h>
  39. #include <linux/slab.h>
  40. #include <linux/vmalloc.h>
  41. #include <linux/mutex.h>
  42. #include <sound/core.h>
  43. #include <sound/emu10k1.h>
  44. #include <linux/firmware.h>
  45. #include "p16v.h"
  46. #include "tina2.h"
  47. #include "p17v.h"
  48. #define HANA_FILENAME "emu/hana.fw"
  49. #define DOCK_FILENAME "emu/audio_dock.fw"
  50. #define EMU1010B_FILENAME "emu/emu1010b.fw"
  51. #define MICRO_DOCK_FILENAME "emu/micro_dock.fw"
  52. #define EMU0404_FILENAME "emu/emu0404.fw"
  53. #define EMU1010_NOTEBOOK_FILENAME "emu/emu1010_notebook.fw"
  54. MODULE_FIRMWARE(HANA_FILENAME);
  55. MODULE_FIRMWARE(DOCK_FILENAME);
  56. MODULE_FIRMWARE(EMU1010B_FILENAME);
  57. MODULE_FIRMWARE(MICRO_DOCK_FILENAME);
  58. MODULE_FIRMWARE(EMU0404_FILENAME);
  59. MODULE_FIRMWARE(EMU1010_NOTEBOOK_FILENAME);
  60. /*************************************************************************
  61. * EMU10K1 init / done
  62. *************************************************************************/
  63. void snd_emu10k1_voice_init(struct snd_emu10k1 * emu, int ch)
  64. {
  65. snd_emu10k1_ptr_write(emu, DCYSUSV, ch, 0);
  66. snd_emu10k1_ptr_write(emu, IP, ch, 0);
  67. snd_emu10k1_ptr_write(emu, VTFT, ch, 0xffff);
  68. snd_emu10k1_ptr_write(emu, CVCF, ch, 0xffff);
  69. snd_emu10k1_ptr_write(emu, PTRX, ch, 0);
  70. snd_emu10k1_ptr_write(emu, CPF, ch, 0);
  71. snd_emu10k1_ptr_write(emu, CCR, ch, 0);
  72. snd_emu10k1_ptr_write(emu, PSST, ch, 0);
  73. snd_emu10k1_ptr_write(emu, DSL, ch, 0x10);
  74. snd_emu10k1_ptr_write(emu, CCCA, ch, 0);
  75. snd_emu10k1_ptr_write(emu, Z1, ch, 0);
  76. snd_emu10k1_ptr_write(emu, Z2, ch, 0);
  77. snd_emu10k1_ptr_write(emu, FXRT, ch, 0x32100000);
  78. snd_emu10k1_ptr_write(emu, ATKHLDM, ch, 0);
  79. snd_emu10k1_ptr_write(emu, DCYSUSM, ch, 0);
  80. snd_emu10k1_ptr_write(emu, IFATN, ch, 0xffff);
  81. snd_emu10k1_ptr_write(emu, PEFE, ch, 0);
  82. snd_emu10k1_ptr_write(emu, FMMOD, ch, 0);
  83. snd_emu10k1_ptr_write(emu, TREMFRQ, ch, 24); /* 1 Hz */
  84. snd_emu10k1_ptr_write(emu, FM2FRQ2, ch, 24); /* 1 Hz */
  85. snd_emu10k1_ptr_write(emu, TEMPENV, ch, 0);
  86. /*** these are last so OFF prevents writing ***/
  87. snd_emu10k1_ptr_write(emu, LFOVAL2, ch, 0);
  88. snd_emu10k1_ptr_write(emu, LFOVAL1, ch, 0);
  89. snd_emu10k1_ptr_write(emu, ATKHLDV, ch, 0);
  90. snd_emu10k1_ptr_write(emu, ENVVOL, ch, 0);
  91. snd_emu10k1_ptr_write(emu, ENVVAL, ch, 0);
  92. /* Audigy extra stuffs */
  93. if (emu->audigy) {
  94. snd_emu10k1_ptr_write(emu, 0x4c, ch, 0); /* ?? */
  95. snd_emu10k1_ptr_write(emu, 0x4d, ch, 0); /* ?? */
  96. snd_emu10k1_ptr_write(emu, 0x4e, ch, 0); /* ?? */
  97. snd_emu10k1_ptr_write(emu, 0x4f, ch, 0); /* ?? */
  98. snd_emu10k1_ptr_write(emu, A_FXRT1, ch, 0x03020100);
  99. snd_emu10k1_ptr_write(emu, A_FXRT2, ch, 0x3f3f3f3f);
  100. snd_emu10k1_ptr_write(emu, A_SENDAMOUNTS, ch, 0);
  101. }
  102. }
  103. static unsigned int spi_dac_init[] = {
  104. 0x00ff,
  105. 0x02ff,
  106. 0x0400,
  107. 0x0520,
  108. 0x0600,
  109. 0x08ff,
  110. 0x0aff,
  111. 0x0cff,
  112. 0x0eff,
  113. 0x10ff,
  114. 0x1200,
  115. 0x1400,
  116. 0x1480,
  117. 0x1800,
  118. 0x1aff,
  119. 0x1cff,
  120. 0x1e00,
  121. 0x0530,
  122. 0x0602,
  123. 0x0622,
  124. 0x1400,
  125. };
  126. static unsigned int i2c_adc_init[][2] = {
  127. { 0x17, 0x00 }, /* Reset */
  128. { 0x07, 0x00 }, /* Timeout */
  129. { 0x0b, 0x22 }, /* Interface control */
  130. { 0x0c, 0x22 }, /* Master mode control */
  131. { 0x0d, 0x08 }, /* Powerdown control */
  132. { 0x0e, 0xcf }, /* Attenuation Left 0x01 = -103dB, 0xff = 24dB */
  133. { 0x0f, 0xcf }, /* Attenuation Right 0.5dB steps */
  134. { 0x10, 0x7b }, /* ALC Control 1 */
  135. { 0x11, 0x00 }, /* ALC Control 2 */
  136. { 0x12, 0x32 }, /* ALC Control 3 */
  137. { 0x13, 0x00 }, /* Noise gate control */
  138. { 0x14, 0xa6 }, /* Limiter control */
  139. { 0x15, ADC_MUX_2 }, /* ADC Mixer control. Mic for Audigy 2 ZS Notebook */
  140. };
  141. static int snd_emu10k1_init(struct snd_emu10k1 *emu, int enable_ir, int resume)
  142. {
  143. unsigned int silent_page;
  144. int ch;
  145. u32 tmp;
  146. /* disable audio and lock cache */
  147. outl(HCFG_LOCKSOUNDCACHE | HCFG_LOCKTANKCACHE_MASK | HCFG_MUTEBUTTONENABLE,
  148. emu->port + HCFG);
  149. /* reset recording buffers */
  150. snd_emu10k1_ptr_write(emu, MICBS, 0, ADCBS_BUFSIZE_NONE);
  151. snd_emu10k1_ptr_write(emu, MICBA, 0, 0);
  152. snd_emu10k1_ptr_write(emu, FXBS, 0, ADCBS_BUFSIZE_NONE);
  153. snd_emu10k1_ptr_write(emu, FXBA, 0, 0);
  154. snd_emu10k1_ptr_write(emu, ADCBS, 0, ADCBS_BUFSIZE_NONE);
  155. snd_emu10k1_ptr_write(emu, ADCBA, 0, 0);
  156. /* disable channel interrupt */
  157. outl(0, emu->port + INTE);
  158. snd_emu10k1_ptr_write(emu, CLIEL, 0, 0);
  159. snd_emu10k1_ptr_write(emu, CLIEH, 0, 0);
  160. snd_emu10k1_ptr_write(emu, SOLEL, 0, 0);
  161. snd_emu10k1_ptr_write(emu, SOLEH, 0, 0);
  162. if (emu->audigy){
  163. /* set SPDIF bypass mode */
  164. snd_emu10k1_ptr_write(emu, SPBYPASS, 0, SPBYPASS_FORMAT);
  165. /* enable rear left + rear right AC97 slots */
  166. snd_emu10k1_ptr_write(emu, AC97SLOT, 0, AC97SLOT_REAR_RIGHT |
  167. AC97SLOT_REAR_LEFT);
  168. }
  169. /* init envelope engine */
  170. for (ch = 0; ch < NUM_G; ch++)
  171. snd_emu10k1_voice_init(emu, ch);
  172. snd_emu10k1_ptr_write(emu, SPCS0, 0, emu->spdif_bits[0]);
  173. snd_emu10k1_ptr_write(emu, SPCS1, 0, emu->spdif_bits[1]);
  174. snd_emu10k1_ptr_write(emu, SPCS2, 0, emu->spdif_bits[2]);
  175. if (emu->card_capabilities->ca0151_chip) { /* audigy2 */
  176. /* Hacks for Alice3 to work independent of haP16V driver */
  177. //Setup SRCMulti_I2S SamplingRate
  178. tmp = snd_emu10k1_ptr_read(emu, A_SPDIF_SAMPLERATE, 0);
  179. tmp &= 0xfffff1ff;
  180. tmp |= (0x2<<9);
  181. snd_emu10k1_ptr_write(emu, A_SPDIF_SAMPLERATE, 0, tmp);
  182. /* Setup SRCSel (Enable Spdif,I2S SRCMulti) */
  183. snd_emu10k1_ptr20_write(emu, SRCSel, 0, 0x14);
  184. /* Setup SRCMulti Input Audio Enable */
  185. /* Use 0xFFFFFFFF to enable P16V sounds. */
  186. snd_emu10k1_ptr20_write(emu, SRCMULTI_ENABLE, 0, 0xFFFFFFFF);
  187. /* Enabled Phased (8-channel) P16V playback */
  188. outl(0x0201, emu->port + HCFG2);
  189. /* Set playback routing. */
  190. snd_emu10k1_ptr20_write(emu, CAPTURE_P16V_SOURCE, 0, 0x78e4);
  191. }
  192. if (emu->card_capabilities->ca0108_chip) { /* audigy2 Value */
  193. /* Hacks for Alice3 to work independent of haP16V driver */
  194. snd_printk(KERN_INFO "Audigy2 value: Special config.\n");
  195. //Setup SRCMulti_I2S SamplingRate
  196. tmp = snd_emu10k1_ptr_read(emu, A_SPDIF_SAMPLERATE, 0);
  197. tmp &= 0xfffff1ff;
  198. tmp |= (0x2<<9);
  199. snd_emu10k1_ptr_write(emu, A_SPDIF_SAMPLERATE, 0, tmp);
  200. /* Setup SRCSel (Enable Spdif,I2S SRCMulti) */
  201. outl(0x600000, emu->port + 0x20);
  202. outl(0x14, emu->port + 0x24);
  203. /* Setup SRCMulti Input Audio Enable */
  204. outl(0x7b0000, emu->port + 0x20);
  205. outl(0xFF000000, emu->port + 0x24);
  206. /* Setup SPDIF Out Audio Enable */
  207. /* The Audigy 2 Value has a separate SPDIF out,
  208. * so no need for a mixer switch
  209. */
  210. outl(0x7a0000, emu->port + 0x20);
  211. outl(0xFF000000, emu->port + 0x24);
  212. tmp = inl(emu->port + A_IOCFG) & ~0x8; /* Clear bit 3 */
  213. outl(tmp, emu->port + A_IOCFG);
  214. }
  215. if (emu->card_capabilities->spi_dac) { /* Audigy 2 ZS Notebook with DAC Wolfson WM8768/WM8568 */
  216. int size, n;
  217. size = ARRAY_SIZE(spi_dac_init);
  218. for (n = 0; n < size; n++)
  219. snd_emu10k1_spi_write(emu, spi_dac_init[n]);
  220. snd_emu10k1_ptr20_write(emu, 0x60, 0, 0x10);
  221. /* Enable GPIOs
  222. * GPIO0: Unknown
  223. * GPIO1: Speakers-enabled.
  224. * GPIO2: Unknown
  225. * GPIO3: Unknown
  226. * GPIO4: IEC958 Output on.
  227. * GPIO5: Unknown
  228. * GPIO6: Unknown
  229. * GPIO7: Unknown
  230. */
  231. outl(0x76, emu->port + A_IOCFG); /* Windows uses 0x3f76 */
  232. }
  233. if (emu->card_capabilities->i2c_adc) { /* Audigy 2 ZS Notebook with ADC Wolfson WM8775 */
  234. int size, n;
  235. snd_emu10k1_ptr20_write(emu, P17V_I2S_SRC_SEL, 0, 0x2020205f);
  236. tmp = inl(emu->port + A_IOCFG);
  237. outl(tmp | 0x4, emu->port + A_IOCFG); /* Set bit 2 for mic input */
  238. tmp = inl(emu->port + A_IOCFG);
  239. size = ARRAY_SIZE(i2c_adc_init);
  240. for (n = 0; n < size; n++)
  241. snd_emu10k1_i2c_write(emu, i2c_adc_init[n][0], i2c_adc_init[n][1]);
  242. for (n=0; n < 4; n++) {
  243. emu->i2c_capture_volume[n][0]= 0xcf;
  244. emu->i2c_capture_volume[n][1]= 0xcf;
  245. }
  246. }
  247. snd_emu10k1_ptr_write(emu, PTB, 0, emu->ptb_pages.addr);
  248. snd_emu10k1_ptr_write(emu, TCB, 0, 0); /* taken from original driver */
  249. snd_emu10k1_ptr_write(emu, TCBS, 0, 4); /* taken from original driver */
  250. silent_page = (emu->silent_page.addr << 1) | MAP_PTI_MASK;
  251. for (ch = 0; ch < NUM_G; ch++) {
  252. snd_emu10k1_ptr_write(emu, MAPA, ch, silent_page);
  253. snd_emu10k1_ptr_write(emu, MAPB, ch, silent_page);
  254. }
  255. if (emu->card_capabilities->emu_model) {
  256. outl(HCFG_AUTOMUTE_ASYNC |
  257. HCFG_EMU32_SLAVE |
  258. HCFG_AUDIOENABLE, emu->port + HCFG);
  259. /*
  260. * Hokay, setup HCFG
  261. * Mute Disable Audio = 0
  262. * Lock Tank Memory = 1
  263. * Lock Sound Memory = 0
  264. * Auto Mute = 1
  265. */
  266. } else if (emu->audigy) {
  267. if (emu->revision == 4) /* audigy2 */
  268. outl(HCFG_AUDIOENABLE |
  269. HCFG_AC3ENABLE_CDSPDIF |
  270. HCFG_AC3ENABLE_GPSPDIF |
  271. HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  272. else
  273. outl(HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  274. /* FIXME: Remove all these emu->model and replace it with a card recognition parameter,
  275. * e.g. card_capabilities->joystick */
  276. } else if (emu->model == 0x20 ||
  277. emu->model == 0xc400 ||
  278. (emu->model == 0x21 && emu->revision < 6))
  279. outl(HCFG_LOCKTANKCACHE_MASK | HCFG_AUTOMUTE, emu->port + HCFG);
  280. else
  281. // With on-chip joystick
  282. outl(HCFG_LOCKTANKCACHE_MASK | HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  283. if (enable_ir) { /* enable IR for SB Live */
  284. if (emu->card_capabilities->emu_model) {
  285. ; /* Disable all access to A_IOCFG for the emu1010 */
  286. } else if (emu->card_capabilities->i2c_adc) {
  287. ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
  288. } else if (emu->audigy) {
  289. unsigned int reg = inl(emu->port + A_IOCFG);
  290. outl(reg | A_IOCFG_GPOUT2, emu->port + A_IOCFG);
  291. udelay(500);
  292. outl(reg | A_IOCFG_GPOUT1 | A_IOCFG_GPOUT2, emu->port + A_IOCFG);
  293. udelay(100);
  294. outl(reg, emu->port + A_IOCFG);
  295. } else {
  296. unsigned int reg = inl(emu->port + HCFG);
  297. outl(reg | HCFG_GPOUT2, emu->port + HCFG);
  298. udelay(500);
  299. outl(reg | HCFG_GPOUT1 | HCFG_GPOUT2, emu->port + HCFG);
  300. udelay(100);
  301. outl(reg, emu->port + HCFG);
  302. }
  303. }
  304. if (emu->card_capabilities->emu_model) {
  305. ; /* Disable all access to A_IOCFG for the emu1010 */
  306. } else if (emu->card_capabilities->i2c_adc) {
  307. ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
  308. } else if (emu->audigy) { /* enable analog output */
  309. unsigned int reg = inl(emu->port + A_IOCFG);
  310. outl(reg | A_IOCFG_GPOUT0, emu->port + A_IOCFG);
  311. }
  312. return 0;
  313. }
  314. static void snd_emu10k1_audio_enable(struct snd_emu10k1 *emu)
  315. {
  316. /*
  317. * Enable the audio bit
  318. */
  319. outl(inl(emu->port + HCFG) | HCFG_AUDIOENABLE, emu->port + HCFG);
  320. /* Enable analog/digital outs on audigy */
  321. if (emu->card_capabilities->emu_model) {
  322. ; /* Disable all access to A_IOCFG for the emu1010 */
  323. } else if (emu->card_capabilities->i2c_adc) {
  324. ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
  325. } else if (emu->audigy) {
  326. outl(inl(emu->port + A_IOCFG) & ~0x44, emu->port + A_IOCFG);
  327. if (emu->card_capabilities->ca0151_chip) { /* audigy2 */
  328. /* Unmute Analog now. Set GPO6 to 1 for Apollo.
  329. * This has to be done after init ALice3 I2SOut beyond 48KHz.
  330. * So, sequence is important. */
  331. outl(inl(emu->port + A_IOCFG) | 0x0040, emu->port + A_IOCFG);
  332. } else if (emu->card_capabilities->ca0108_chip) { /* audigy2 value */
  333. /* Unmute Analog now. */
  334. outl(inl(emu->port + A_IOCFG) | 0x0060, emu->port + A_IOCFG);
  335. } else {
  336. /* Disable routing from AC97 line out to Front speakers */
  337. outl(inl(emu->port + A_IOCFG) | 0x0080, emu->port + A_IOCFG);
  338. }
  339. }
  340. #if 0
  341. {
  342. unsigned int tmp;
  343. /* FIXME: the following routine disables LiveDrive-II !! */
  344. // TOSLink detection
  345. emu->tos_link = 0;
  346. tmp = inl(emu->port + HCFG);
  347. if (tmp & (HCFG_GPINPUT0 | HCFG_GPINPUT1)) {
  348. outl(tmp|0x800, emu->port + HCFG);
  349. udelay(50);
  350. if (tmp != (inl(emu->port + HCFG) & ~0x800)) {
  351. emu->tos_link = 1;
  352. outl(tmp, emu->port + HCFG);
  353. }
  354. }
  355. }
  356. #endif
  357. snd_emu10k1_intr_enable(emu, INTE_PCIERRORENABLE);
  358. }
  359. int snd_emu10k1_done(struct snd_emu10k1 * emu)
  360. {
  361. int ch;
  362. outl(0, emu->port + INTE);
  363. /*
  364. * Shutdown the chip
  365. */
  366. for (ch = 0; ch < NUM_G; ch++)
  367. snd_emu10k1_ptr_write(emu, DCYSUSV, ch, 0);
  368. for (ch = 0; ch < NUM_G; ch++) {
  369. snd_emu10k1_ptr_write(emu, VTFT, ch, 0);
  370. snd_emu10k1_ptr_write(emu, CVCF, ch, 0);
  371. snd_emu10k1_ptr_write(emu, PTRX, ch, 0);
  372. snd_emu10k1_ptr_write(emu, CPF, ch, 0);
  373. }
  374. /* reset recording buffers */
  375. snd_emu10k1_ptr_write(emu, MICBS, 0, 0);
  376. snd_emu10k1_ptr_write(emu, MICBA, 0, 0);
  377. snd_emu10k1_ptr_write(emu, FXBS, 0, 0);
  378. snd_emu10k1_ptr_write(emu, FXBA, 0, 0);
  379. snd_emu10k1_ptr_write(emu, FXWC, 0, 0);
  380. snd_emu10k1_ptr_write(emu, ADCBS, 0, ADCBS_BUFSIZE_NONE);
  381. snd_emu10k1_ptr_write(emu, ADCBA, 0, 0);
  382. snd_emu10k1_ptr_write(emu, TCBS, 0, TCBS_BUFFSIZE_16K);
  383. snd_emu10k1_ptr_write(emu, TCB, 0, 0);
  384. if (emu->audigy)
  385. snd_emu10k1_ptr_write(emu, A_DBG, 0, A_DBG_SINGLE_STEP);
  386. else
  387. snd_emu10k1_ptr_write(emu, DBG, 0, EMU10K1_DBG_SINGLE_STEP);
  388. /* disable channel interrupt */
  389. snd_emu10k1_ptr_write(emu, CLIEL, 0, 0);
  390. snd_emu10k1_ptr_write(emu, CLIEH, 0, 0);
  391. snd_emu10k1_ptr_write(emu, SOLEL, 0, 0);
  392. snd_emu10k1_ptr_write(emu, SOLEH, 0, 0);
  393. /* disable audio and lock cache */
  394. outl(HCFG_LOCKSOUNDCACHE | HCFG_LOCKTANKCACHE_MASK | HCFG_MUTEBUTTONENABLE, emu->port + HCFG);
  395. snd_emu10k1_ptr_write(emu, PTB, 0, 0);
  396. return 0;
  397. }
  398. /*************************************************************************
  399. * ECARD functional implementation
  400. *************************************************************************/
  401. /* In A1 Silicon, these bits are in the HC register */
  402. #define HOOKN_BIT (1L << 12)
  403. #define HANDN_BIT (1L << 11)
  404. #define PULSEN_BIT (1L << 10)
  405. #define EC_GDI1 (1 << 13)
  406. #define EC_GDI0 (1 << 14)
  407. #define EC_NUM_CONTROL_BITS 20
  408. #define EC_AC3_DATA_SELN 0x0001L
  409. #define EC_EE_DATA_SEL 0x0002L
  410. #define EC_EE_CNTRL_SELN 0x0004L
  411. #define EC_EECLK 0x0008L
  412. #define EC_EECS 0x0010L
  413. #define EC_EESDO 0x0020L
  414. #define EC_TRIM_CSN 0x0040L
  415. #define EC_TRIM_SCLK 0x0080L
  416. #define EC_TRIM_SDATA 0x0100L
  417. #define EC_TRIM_MUTEN 0x0200L
  418. #define EC_ADCCAL 0x0400L
  419. #define EC_ADCRSTN 0x0800L
  420. #define EC_DACCAL 0x1000L
  421. #define EC_DACMUTEN 0x2000L
  422. #define EC_LEDN 0x4000L
  423. #define EC_SPDIF0_SEL_SHIFT 15
  424. #define EC_SPDIF1_SEL_SHIFT 17
  425. #define EC_SPDIF0_SEL_MASK (0x3L << EC_SPDIF0_SEL_SHIFT)
  426. #define EC_SPDIF1_SEL_MASK (0x7L << EC_SPDIF1_SEL_SHIFT)
  427. #define EC_SPDIF0_SELECT(_x) (((_x) << EC_SPDIF0_SEL_SHIFT) & EC_SPDIF0_SEL_MASK)
  428. #define EC_SPDIF1_SELECT(_x) (((_x) << EC_SPDIF1_SEL_SHIFT) & EC_SPDIF1_SEL_MASK)
  429. #define EC_CURRENT_PROM_VERSION 0x01 /* Self-explanatory. This should
  430. * be incremented any time the EEPROM's
  431. * format is changed. */
  432. #define EC_EEPROM_SIZE 0x40 /* ECARD EEPROM has 64 16-bit words */
  433. /* Addresses for special values stored in to EEPROM */
  434. #define EC_PROM_VERSION_ADDR 0x20 /* Address of the current prom version */
  435. #define EC_BOARDREV0_ADDR 0x21 /* LSW of board rev */
  436. #define EC_BOARDREV1_ADDR 0x22 /* MSW of board rev */
  437. #define EC_LAST_PROMFILE_ADDR 0x2f
  438. #define EC_SERIALNUM_ADDR 0x30 /* First word of serial number. The
  439. * can be up to 30 characters in length
  440. * and is stored as a NULL-terminated
  441. * ASCII string. Any unused bytes must be
  442. * filled with zeros */
  443. #define EC_CHECKSUM_ADDR 0x3f /* Location at which checksum is stored */
  444. /* Most of this stuff is pretty self-evident. According to the hardware
  445. * dudes, we need to leave the ADCCAL bit low in order to avoid a DC
  446. * offset problem. Weird.
  447. */
  448. #define EC_RAW_RUN_MODE (EC_DACMUTEN | EC_ADCRSTN | EC_TRIM_MUTEN | \
  449. EC_TRIM_CSN)
  450. #define EC_DEFAULT_ADC_GAIN 0xC4C4
  451. #define EC_DEFAULT_SPDIF0_SEL 0x0
  452. #define EC_DEFAULT_SPDIF1_SEL 0x4
  453. /**************************************************************************
  454. * @func Clock bits into the Ecard's control latch. The Ecard uses a
  455. * control latch will is loaded bit-serially by toggling the Modem control
  456. * lines from function 2 on the E8010. This function hides these details
  457. * and presents the illusion that we are actually writing to a distinct
  458. * register.
  459. */
  460. static void snd_emu10k1_ecard_write(struct snd_emu10k1 * emu, unsigned int value)
  461. {
  462. unsigned short count;
  463. unsigned int data;
  464. unsigned long hc_port;
  465. unsigned int hc_value;
  466. hc_port = emu->port + HCFG;
  467. hc_value = inl(hc_port) & ~(HOOKN_BIT | HANDN_BIT | PULSEN_BIT);
  468. outl(hc_value, hc_port);
  469. for (count = 0; count < EC_NUM_CONTROL_BITS; count++) {
  470. /* Set up the value */
  471. data = ((value & 0x1) ? PULSEN_BIT : 0);
  472. value >>= 1;
  473. outl(hc_value | data, hc_port);
  474. /* Clock the shift register */
  475. outl(hc_value | data | HANDN_BIT, hc_port);
  476. outl(hc_value | data, hc_port);
  477. }
  478. /* Latch the bits */
  479. outl(hc_value | HOOKN_BIT, hc_port);
  480. outl(hc_value, hc_port);
  481. }
  482. /**************************************************************************
  483. * @func Set the gain of the ECARD's CS3310 Trim/gain controller. The
  484. * trim value consists of a 16bit value which is composed of two
  485. * 8 bit gain/trim values, one for the left channel and one for the
  486. * right channel. The following table maps from the Gain/Attenuation
  487. * value in decibels into the corresponding bit pattern for a single
  488. * channel.
  489. */
  490. static void snd_emu10k1_ecard_setadcgain(struct snd_emu10k1 * emu,
  491. unsigned short gain)
  492. {
  493. unsigned int bit;
  494. /* Enable writing to the TRIM registers */
  495. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl & ~EC_TRIM_CSN);
  496. /* Do it again to insure that we meet hold time requirements */
  497. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl & ~EC_TRIM_CSN);
  498. for (bit = (1 << 15); bit; bit >>= 1) {
  499. unsigned int value;
  500. value = emu->ecard_ctrl & ~(EC_TRIM_CSN | EC_TRIM_SDATA);
  501. if (gain & bit)
  502. value |= EC_TRIM_SDATA;
  503. /* Clock the bit */
  504. snd_emu10k1_ecard_write(emu, value);
  505. snd_emu10k1_ecard_write(emu, value | EC_TRIM_SCLK);
  506. snd_emu10k1_ecard_write(emu, value);
  507. }
  508. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl);
  509. }
  510. static int snd_emu10k1_ecard_init(struct snd_emu10k1 * emu)
  511. {
  512. unsigned int hc_value;
  513. /* Set up the initial settings */
  514. emu->ecard_ctrl = EC_RAW_RUN_MODE |
  515. EC_SPDIF0_SELECT(EC_DEFAULT_SPDIF0_SEL) |
  516. EC_SPDIF1_SELECT(EC_DEFAULT_SPDIF1_SEL);
  517. /* Step 0: Set the codec type in the hardware control register
  518. * and enable audio output */
  519. hc_value = inl(emu->port + HCFG);
  520. outl(hc_value | HCFG_AUDIOENABLE | HCFG_CODECFORMAT_I2S, emu->port + HCFG);
  521. inl(emu->port + HCFG);
  522. /* Step 1: Turn off the led and deassert TRIM_CS */
  523. snd_emu10k1_ecard_write(emu, EC_ADCCAL | EC_LEDN | EC_TRIM_CSN);
  524. /* Step 2: Calibrate the ADC and DAC */
  525. snd_emu10k1_ecard_write(emu, EC_DACCAL | EC_LEDN | EC_TRIM_CSN);
  526. /* Step 3: Wait for awhile; XXX We can't get away with this
  527. * under a real operating system; we'll need to block and wait that
  528. * way. */
  529. snd_emu10k1_wait(emu, 48000);
  530. /* Step 4: Switch off the DAC and ADC calibration. Note
  531. * That ADC_CAL is actually an inverted signal, so we assert
  532. * it here to stop calibration. */
  533. snd_emu10k1_ecard_write(emu, EC_ADCCAL | EC_LEDN | EC_TRIM_CSN);
  534. /* Step 4: Switch into run mode */
  535. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl);
  536. /* Step 5: Set the analog input gain */
  537. snd_emu10k1_ecard_setadcgain(emu, EC_DEFAULT_ADC_GAIN);
  538. return 0;
  539. }
  540. static int snd_emu10k1_cardbus_init(struct snd_emu10k1 * emu)
  541. {
  542. unsigned long special_port;
  543. unsigned int value;
  544. /* Special initialisation routine
  545. * before the rest of the IO-Ports become active.
  546. */
  547. special_port = emu->port + 0x38;
  548. value = inl(special_port);
  549. outl(0x00d00000, special_port);
  550. value = inl(special_port);
  551. outl(0x00d00001, special_port);
  552. value = inl(special_port);
  553. outl(0x00d0005f, special_port);
  554. value = inl(special_port);
  555. outl(0x00d0007f, special_port);
  556. value = inl(special_port);
  557. outl(0x0090007f, special_port);
  558. value = inl(special_port);
  559. snd_emu10k1_ptr20_write(emu, TINA2_VOLUME, 0, 0xfefefefe); /* Defaults to 0x30303030 */
  560. /* Delay to give time for ADC chip to switch on. It needs 113ms */
  561. msleep(200);
  562. return 0;
  563. }
  564. static int snd_emu1010_load_firmware(struct snd_emu10k1 * emu, const char * filename)
  565. {
  566. int err;
  567. int n, i;
  568. int reg;
  569. int value;
  570. unsigned int write_post;
  571. unsigned long flags;
  572. const struct firmware *fw_entry;
  573. if ((err = request_firmware(&fw_entry, filename, &emu->pci->dev)) != 0) {
  574. snd_printk(KERN_ERR "firmware: %s not found. Err=%d\n",filename, err);
  575. return err;
  576. }
  577. snd_printk(KERN_INFO "firmware size=0x%zx\n", fw_entry->size);
  578. /* The FPGA is a Xilinx Spartan IIE XC2S50E */
  579. /* GPIO7 -> FPGA PGMN
  580. * GPIO6 -> FPGA CCLK
  581. * GPIO5 -> FPGA DIN
  582. * FPGA CONFIG OFF -> FPGA PGMN
  583. */
  584. spin_lock_irqsave(&emu->emu_lock, flags);
  585. outl(0x00, emu->port + A_IOCFG); /* Set PGMN low for 1uS. */
  586. write_post = inl(emu->port + A_IOCFG);
  587. udelay(100);
  588. outl(0x80, emu->port + A_IOCFG); /* Leave bit 7 set during netlist setup. */
  589. write_post = inl(emu->port + A_IOCFG);
  590. udelay(100); /* Allow FPGA memory to clean */
  591. for(n = 0; n < fw_entry->size; n++) {
  592. value=fw_entry->data[n];
  593. for(i = 0; i < 8; i++) {
  594. reg = 0x80;
  595. if (value & 0x1)
  596. reg = reg | 0x20;
  597. value = value >> 1;
  598. outl(reg, emu->port + A_IOCFG);
  599. write_post = inl(emu->port + A_IOCFG);
  600. outl(reg | 0x40, emu->port + A_IOCFG);
  601. write_post = inl(emu->port + A_IOCFG);
  602. }
  603. }
  604. /* After programming, set GPIO bit 4 high again. */
  605. outl(0x10, emu->port + A_IOCFG);
  606. write_post = inl(emu->port + A_IOCFG);
  607. spin_unlock_irqrestore(&emu->emu_lock, flags);
  608. release_firmware(fw_entry);
  609. return 0;
  610. }
  611. static int emu1010_firmware_thread(void *data)
  612. {
  613. struct snd_emu10k1 * emu = data;
  614. int tmp,tmp2;
  615. int reg;
  616. int err;
  617. for (;;) {
  618. /* Delay to allow Audio Dock to settle */
  619. msleep_interruptible(1000);
  620. if (kthread_should_stop())
  621. break;
  622. snd_emu1010_fpga_read(emu, EMU_HANA_IRQ_STATUS, &tmp ); /* IRQ Status */
  623. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg ); /* OPTIONS: Which cards are attached to the EMU */
  624. if (reg & EMU_HANA_OPTION_DOCK_OFFLINE) {
  625. /* Audio Dock attached */
  626. /* Return to Audio Dock programming mode */
  627. snd_printk(KERN_INFO "emu1010: Loading Audio Dock Firmware\n");
  628. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, EMU_HANA_FPGA_CONFIG_AUDIODOCK );
  629. if (emu->card_capabilities->emu_model ==
  630. EMU_MODEL_EMU1010) {
  631. if ((err = snd_emu1010_load_firmware(emu, DOCK_FILENAME)) != 0) {
  632. continue;
  633. }
  634. } else if (emu->card_capabilities->emu_model ==
  635. EMU_MODEL_EMU1010B) {
  636. if ((err = snd_emu1010_load_firmware(emu, MICRO_DOCK_FILENAME)) != 0) {
  637. continue;
  638. }
  639. } else if (emu->card_capabilities->emu_model ==
  640. EMU_MODEL_EMU1616) {
  641. if ((err = snd_emu1010_load_firmware(emu, MICRO_DOCK_FILENAME)) != 0) {
  642. continue;
  643. }
  644. }
  645. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, 0 );
  646. snd_emu1010_fpga_read(emu, EMU_HANA_IRQ_STATUS, &reg );
  647. snd_printk(KERN_INFO "emu1010: EMU_HANA+DOCK_IRQ_STATUS=0x%x\n",reg);
  648. /* ID, should read & 0x7f = 0x55 when FPGA programmed. */
  649. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg );
  650. snd_printk(KERN_INFO "emu1010: EMU_HANA+DOCK_ID=0x%x\n",reg);
  651. if ((reg & 0x1f) != 0x15) {
  652. /* FPGA failed to be programmed */
  653. snd_printk(KERN_INFO "emu1010: Loading Audio Dock Firmware file failed, reg=0x%x\n", reg);
  654. continue;
  655. }
  656. snd_printk(KERN_INFO "emu1010: Audio Dock Firmware loaded\n");
  657. snd_emu1010_fpga_read(emu, EMU_DOCK_MAJOR_REV, &tmp );
  658. snd_emu1010_fpga_read(emu, EMU_DOCK_MINOR_REV, &tmp2 );
  659. snd_printk("Audio Dock ver:%d.%d\n",tmp ,tmp2);
  660. /* Sync clocking between 1010 and Dock */
  661. /* Allow DLL to settle */
  662. msleep(10);
  663. /* Unmute all. Default is muted after a firmware load */
  664. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, EMU_UNMUTE );
  665. }
  666. }
  667. snd_printk(KERN_INFO "emu1010: firmware thread stopping\n");
  668. return 0;
  669. }
  670. /*
  671. * EMU-1010 - details found out from this driver, official MS Win drivers,
  672. * testing the card:
  673. *
  674. * Audigy2 (aka Alice2):
  675. * ---------------------
  676. * * communication over PCI
  677. * * conversion of 32-bit data coming over EMU32 links from HANA FPGA
  678. * to 2 x 16-bit, using internal DSP instructions
  679. * * slave mode, clock supplied by HANA
  680. * * linked to HANA using:
  681. * 32 x 32-bit serial EMU32 output channels
  682. * 16 x EMU32 input channels
  683. * (?) x I2S I/O channels (?)
  684. *
  685. * FPGA (aka HANA):
  686. * ---------------
  687. * * provides all (?) physical inputs and outputs of the card
  688. * (ADC, DAC, SPDIF I/O, ADAT I/O, etc.)
  689. * * provides clock signal for the card and Alice2
  690. * * two crystals - for 44.1kHz and 48kHz multiples
  691. * * provides internal routing of signal sources to signal destinations
  692. * * inputs/outputs to Alice2 - see above
  693. *
  694. * Current status of the driver:
  695. * ----------------------------
  696. * * only 44.1/48kHz supported (the MS Win driver supports up to 192 kHz)
  697. * * PCM device nb. 2:
  698. * 16 x 16-bit playback - snd_emu10k1_fx8010_playback_ops
  699. * 16 x 32-bit capture - snd_emu10k1_capture_efx_ops
  700. */
  701. static int snd_emu10k1_emu1010_init(struct snd_emu10k1 * emu)
  702. {
  703. unsigned int i;
  704. int tmp,tmp2;
  705. int reg;
  706. int err;
  707. const char *filename = NULL;
  708. snd_printk(KERN_INFO "emu1010: Special config.\n");
  709. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  710. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  711. * Mute all codecs.
  712. */
  713. outl(0x0005a00c, emu->port + HCFG);
  714. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  715. * Lock Tank Memory Cache,
  716. * Mute all codecs.
  717. */
  718. outl(0x0005a004, emu->port + HCFG);
  719. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  720. * Mute all codecs.
  721. */
  722. outl(0x0005a000, emu->port + HCFG);
  723. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  724. * Mute all codecs.
  725. */
  726. outl(0x0005a000, emu->port + HCFG);
  727. /* Disable 48Volt power to Audio Dock */
  728. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, 0 );
  729. /* ID, should read & 0x7f = 0x55. (Bit 7 is the IRQ bit) */
  730. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg );
  731. snd_printdd("reg1=0x%x\n",reg);
  732. if ((reg & 0x3f) == 0x15) {
  733. /* FPGA netlist already present so clear it */
  734. /* Return to programming mode */
  735. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, 0x02 );
  736. }
  737. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg );
  738. snd_printdd("reg2=0x%x\n",reg);
  739. if ((reg & 0x3f) == 0x15) {
  740. /* FPGA failed to return to programming mode */
  741. snd_printk(KERN_INFO "emu1010: FPGA failed to return to programming mode\n");
  742. return -ENODEV;
  743. }
  744. snd_printk(KERN_INFO "emu1010: EMU_HANA_ID=0x%x\n",reg);
  745. switch (emu->card_capabilities->emu_model) {
  746. case EMU_MODEL_EMU1010:
  747. filename = HANA_FILENAME;
  748. break;
  749. case EMU_MODEL_EMU1010B:
  750. filename = EMU1010B_FILENAME;
  751. break;
  752. case EMU_MODEL_EMU1616:
  753. filename = EMU1010_NOTEBOOK_FILENAME;
  754. break;
  755. case EMU_MODEL_EMU0404:
  756. filename = EMU0404_FILENAME;
  757. break;
  758. default:
  759. filename = NULL;
  760. return -ENODEV;
  761. break;
  762. }
  763. snd_printk(KERN_INFO "emu1010: filename %s testing\n", filename);
  764. err = snd_emu1010_load_firmware(emu, filename);
  765. if (err != 0) {
  766. snd_printk(
  767. KERN_INFO "emu1010: Loading Firmware file %s failed\n",
  768. filename);
  769. return err;
  770. }
  771. /* ID, should read & 0x7f = 0x55 when FPGA programmed. */
  772. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg );
  773. if ((reg & 0x3f) != 0x15) {
  774. /* FPGA failed to be programmed */
  775. snd_printk(KERN_INFO "emu1010: Loading Hana Firmware file failed, reg=0x%x\n", reg);
  776. return -ENODEV;
  777. }
  778. snd_printk(KERN_INFO "emu1010: Hana Firmware loaded\n");
  779. snd_emu1010_fpga_read(emu, EMU_HANA_MAJOR_REV, &tmp );
  780. snd_emu1010_fpga_read(emu, EMU_HANA_MINOR_REV, &tmp2 );
  781. snd_printk("Hana ver:%d.%d\n",tmp ,tmp2);
  782. /* Enable 48Volt power to Audio Dock */
  783. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, EMU_HANA_DOCK_PWR_ON );
  784. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg );
  785. snd_printk(KERN_INFO "emu1010: Card options=0x%x\n",reg);
  786. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg );
  787. snd_printk(KERN_INFO "emu1010: Card options=0x%x\n",reg);
  788. snd_emu1010_fpga_read(emu, EMU_HANA_OPTICAL_TYPE, &tmp );
  789. /* Optical -> ADAT I/O */
  790. /* 0 : SPDIF
  791. * 1 : ADAT
  792. */
  793. emu->emu1010.optical_in = 1; /* IN_ADAT */
  794. emu->emu1010.optical_out = 1; /* IN_ADAT */
  795. tmp = 0;
  796. tmp = (emu->emu1010.optical_in ? EMU_HANA_OPTICAL_IN_ADAT : 0) |
  797. (emu->emu1010.optical_out ? EMU_HANA_OPTICAL_OUT_ADAT : 0);
  798. snd_emu1010_fpga_write(emu, EMU_HANA_OPTICAL_TYPE, tmp );
  799. snd_emu1010_fpga_read(emu, EMU_HANA_ADC_PADS, &tmp );
  800. /* Set no attenuation on Audio Dock pads. */
  801. snd_emu1010_fpga_write(emu, EMU_HANA_ADC_PADS, 0x00 );
  802. emu->emu1010.adc_pads = 0x00;
  803. snd_emu1010_fpga_read(emu, EMU_HANA_DOCK_MISC, &tmp );
  804. /* Unmute Audio dock DACs, Headphone source DAC-4. */
  805. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_MISC, 0x30 );
  806. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12 );
  807. snd_emu1010_fpga_read(emu, EMU_HANA_DAC_PADS, &tmp );
  808. /* DAC PADs. */
  809. snd_emu1010_fpga_write(emu, EMU_HANA_DAC_PADS, 0x0f );
  810. emu->emu1010.dac_pads = 0x0f;
  811. snd_emu1010_fpga_read(emu, EMU_HANA_DOCK_MISC, &tmp );
  812. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_MISC, 0x30 );
  813. snd_emu1010_fpga_read(emu, EMU_HANA_SPDIF_MODE, &tmp );
  814. /* SPDIF Format. Set Consumer mode, 24bit, copy enable */
  815. snd_emu1010_fpga_write(emu, EMU_HANA_SPDIF_MODE, 0x10 );
  816. /* MIDI routing */
  817. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19 );
  818. /* Unknown. */
  819. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c );
  820. /* snd_emu1010_fpga_write(emu, 0x09, 0x0f ); // IRQ Enable: All on */
  821. /* IRQ Enable: All off */
  822. snd_emu1010_fpga_write(emu, EMU_HANA_IRQ_ENABLE, 0x00 );
  823. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg );
  824. snd_printk(KERN_INFO "emu1010: Card options3=0x%x\n",reg);
  825. /* Default WCLK set to 48kHz. */
  826. snd_emu1010_fpga_write(emu, EMU_HANA_DEFCLOCK, 0x00 );
  827. /* Word Clock source, Internal 48kHz x1 */
  828. snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K );
  829. //snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K | EMU_HANA_WCLOCK_4X );
  830. /* Audio Dock LEDs. */
  831. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12 );
  832. #if 0
  833. /* For 96kHz */
  834. snd_emu1010_fpga_link_dst_src_write(emu,
  835. EMU_DST_ALICE2_EMU32_0, EMU_SRC_HAMOA_ADC_LEFT1);
  836. snd_emu1010_fpga_link_dst_src_write(emu,
  837. EMU_DST_ALICE2_EMU32_1, EMU_SRC_HAMOA_ADC_RIGHT1);
  838. snd_emu1010_fpga_link_dst_src_write(emu,
  839. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HAMOA_ADC_LEFT2);
  840. snd_emu1010_fpga_link_dst_src_write(emu,
  841. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HAMOA_ADC_RIGHT2);
  842. #endif
  843. #if 0
  844. /* For 192kHz */
  845. snd_emu1010_fpga_link_dst_src_write(emu,
  846. EMU_DST_ALICE2_EMU32_0, EMU_SRC_HAMOA_ADC_LEFT1);
  847. snd_emu1010_fpga_link_dst_src_write(emu,
  848. EMU_DST_ALICE2_EMU32_1, EMU_SRC_HAMOA_ADC_RIGHT1);
  849. snd_emu1010_fpga_link_dst_src_write(emu,
  850. EMU_DST_ALICE2_EMU32_2, EMU_SRC_HAMOA_ADC_LEFT2);
  851. snd_emu1010_fpga_link_dst_src_write(emu,
  852. EMU_DST_ALICE2_EMU32_3, EMU_SRC_HAMOA_ADC_RIGHT2);
  853. snd_emu1010_fpga_link_dst_src_write(emu,
  854. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HAMOA_ADC_LEFT3);
  855. snd_emu1010_fpga_link_dst_src_write(emu,
  856. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HAMOA_ADC_RIGHT3);
  857. snd_emu1010_fpga_link_dst_src_write(emu,
  858. EMU_DST_ALICE2_EMU32_6, EMU_SRC_HAMOA_ADC_LEFT4);
  859. snd_emu1010_fpga_link_dst_src_write(emu,
  860. EMU_DST_ALICE2_EMU32_7, EMU_SRC_HAMOA_ADC_RIGHT4);
  861. #endif
  862. #if 1
  863. /* For 48kHz */
  864. snd_emu1010_fpga_link_dst_src_write(emu,
  865. EMU_DST_ALICE2_EMU32_0, EMU_SRC_DOCK_MIC_A1);
  866. snd_emu1010_fpga_link_dst_src_write(emu,
  867. EMU_DST_ALICE2_EMU32_1, EMU_SRC_DOCK_MIC_B1);
  868. snd_emu1010_fpga_link_dst_src_write(emu,
  869. EMU_DST_ALICE2_EMU32_2, EMU_SRC_HAMOA_ADC_LEFT2);
  870. snd_emu1010_fpga_link_dst_src_write(emu,
  871. EMU_DST_ALICE2_EMU32_3, EMU_SRC_HAMOA_ADC_LEFT2);
  872. snd_emu1010_fpga_link_dst_src_write(emu,
  873. EMU_DST_ALICE2_EMU32_4, EMU_SRC_DOCK_ADC1_LEFT1);
  874. snd_emu1010_fpga_link_dst_src_write(emu,
  875. EMU_DST_ALICE2_EMU32_5, EMU_SRC_DOCK_ADC1_RIGHT1);
  876. snd_emu1010_fpga_link_dst_src_write(emu,
  877. EMU_DST_ALICE2_EMU32_6, EMU_SRC_DOCK_ADC2_LEFT1);
  878. snd_emu1010_fpga_link_dst_src_write(emu,
  879. EMU_DST_ALICE2_EMU32_7, EMU_SRC_DOCK_ADC2_RIGHT1);
  880. /* Pavel Hofman - setting defaults for 8 more capture channels
  881. * Defaults only, users will set their own values anyways, let's
  882. * just copy/paste.
  883. */
  884. snd_emu1010_fpga_link_dst_src_write(emu,
  885. EMU_DST_ALICE2_EMU32_8, EMU_SRC_DOCK_MIC_A1);
  886. snd_emu1010_fpga_link_dst_src_write(emu,
  887. EMU_DST_ALICE2_EMU32_9, EMU_SRC_DOCK_MIC_B1);
  888. snd_emu1010_fpga_link_dst_src_write(emu,
  889. EMU_DST_ALICE2_EMU32_A, EMU_SRC_HAMOA_ADC_LEFT2);
  890. snd_emu1010_fpga_link_dst_src_write(emu,
  891. EMU_DST_ALICE2_EMU32_B, EMU_SRC_HAMOA_ADC_LEFT2);
  892. snd_emu1010_fpga_link_dst_src_write(emu,
  893. EMU_DST_ALICE2_EMU32_C, EMU_SRC_DOCK_ADC1_LEFT1);
  894. snd_emu1010_fpga_link_dst_src_write(emu,
  895. EMU_DST_ALICE2_EMU32_D, EMU_SRC_DOCK_ADC1_RIGHT1);
  896. snd_emu1010_fpga_link_dst_src_write(emu,
  897. EMU_DST_ALICE2_EMU32_E, EMU_SRC_DOCK_ADC2_LEFT1);
  898. snd_emu1010_fpga_link_dst_src_write(emu,
  899. EMU_DST_ALICE2_EMU32_F, EMU_SRC_DOCK_ADC2_RIGHT1);
  900. #endif
  901. #if 0
  902. /* Original */
  903. snd_emu1010_fpga_link_dst_src_write(emu,
  904. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HANA_ADAT);
  905. snd_emu1010_fpga_link_dst_src_write(emu,
  906. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HANA_ADAT + 1);
  907. snd_emu1010_fpga_link_dst_src_write(emu,
  908. EMU_DST_ALICE2_EMU32_6, EMU_SRC_HANA_ADAT + 2);
  909. snd_emu1010_fpga_link_dst_src_write(emu,
  910. EMU_DST_ALICE2_EMU32_7, EMU_SRC_HANA_ADAT + 3);
  911. snd_emu1010_fpga_link_dst_src_write(emu,
  912. EMU_DST_ALICE2_EMU32_8, EMU_SRC_HANA_ADAT + 4);
  913. snd_emu1010_fpga_link_dst_src_write(emu,
  914. EMU_DST_ALICE2_EMU32_9, EMU_SRC_HANA_ADAT + 5);
  915. snd_emu1010_fpga_link_dst_src_write(emu,
  916. EMU_DST_ALICE2_EMU32_A, EMU_SRC_HANA_ADAT + 6);
  917. snd_emu1010_fpga_link_dst_src_write(emu,
  918. EMU_DST_ALICE2_EMU32_B, EMU_SRC_HANA_ADAT + 7);
  919. snd_emu1010_fpga_link_dst_src_write(emu,
  920. EMU_DST_ALICE2_EMU32_C, EMU_SRC_DOCK_MIC_A1);
  921. snd_emu1010_fpga_link_dst_src_write(emu,
  922. EMU_DST_ALICE2_EMU32_D, EMU_SRC_DOCK_MIC_B1);
  923. snd_emu1010_fpga_link_dst_src_write(emu,
  924. EMU_DST_ALICE2_EMU32_E, EMU_SRC_HAMOA_ADC_LEFT2);
  925. snd_emu1010_fpga_link_dst_src_write(emu,
  926. EMU_DST_ALICE2_EMU32_F, EMU_SRC_HAMOA_ADC_LEFT2);
  927. #endif
  928. for (i = 0;i < 0x20; i++ ) {
  929. /* AudioDock Elink <- Silence */
  930. snd_emu1010_fpga_link_dst_src_write(emu, 0x0100+i, EMU_SRC_SILENCE);
  931. }
  932. for (i = 0;i < 4; i++) {
  933. /* Hana SPDIF Out <- Silence */
  934. snd_emu1010_fpga_link_dst_src_write(emu, 0x0200+i, EMU_SRC_SILENCE);
  935. }
  936. for (i = 0;i < 7; i++) {
  937. /* Hamoa DAC <- Silence */
  938. snd_emu1010_fpga_link_dst_src_write(emu, 0x0300+i, EMU_SRC_SILENCE);
  939. }
  940. for (i = 0;i < 7; i++) {
  941. /* Hana ADAT Out <- Silence */
  942. snd_emu1010_fpga_link_dst_src_write(emu, EMU_DST_HANA_ADAT + i, EMU_SRC_SILENCE);
  943. }
  944. snd_emu1010_fpga_link_dst_src_write(emu,
  945. EMU_DST_ALICE_I2S0_LEFT, EMU_SRC_DOCK_ADC1_LEFT1);
  946. snd_emu1010_fpga_link_dst_src_write(emu,
  947. EMU_DST_ALICE_I2S0_RIGHT, EMU_SRC_DOCK_ADC1_RIGHT1);
  948. snd_emu1010_fpga_link_dst_src_write(emu,
  949. EMU_DST_ALICE_I2S1_LEFT, EMU_SRC_DOCK_ADC2_LEFT1);
  950. snd_emu1010_fpga_link_dst_src_write(emu,
  951. EMU_DST_ALICE_I2S1_RIGHT, EMU_SRC_DOCK_ADC2_RIGHT1);
  952. snd_emu1010_fpga_link_dst_src_write(emu,
  953. EMU_DST_ALICE_I2S2_LEFT, EMU_SRC_DOCK_ADC3_LEFT1);
  954. snd_emu1010_fpga_link_dst_src_write(emu,
  955. EMU_DST_ALICE_I2S2_RIGHT, EMU_SRC_DOCK_ADC3_RIGHT1);
  956. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x01 ); // Unmute all
  957. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &tmp );
  958. /* AC97 1.03, Any 32Meg of 2Gig address, Auto-Mute, EMU32 Slave,
  959. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  960. * Mute all codecs.
  961. */
  962. outl(0x0000a000, emu->port + HCFG);
  963. /* AC97 1.03, Any 32Meg of 2Gig address, Auto-Mute, EMU32 Slave,
  964. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  965. * Un-Mute all codecs.
  966. */
  967. outl(0x0000a001, emu->port + HCFG);
  968. /* Initial boot complete. Now patches */
  969. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &tmp );
  970. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19 ); /* MIDI Route */
  971. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c ); /* Unknown */
  972. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19 ); /* MIDI Route */
  973. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c ); /* Unknown */
  974. snd_emu1010_fpga_read(emu, EMU_HANA_SPDIF_MODE, &tmp );
  975. snd_emu1010_fpga_write(emu, EMU_HANA_SPDIF_MODE, 0x10 ); /* SPDIF Format spdif (or 0x11 for aes/ebu) */
  976. /* Start Micro/Audio Dock firmware loader thread */
  977. if (!emu->emu1010.firmware_thread) {
  978. emu->emu1010.firmware_thread =
  979. kthread_create(emu1010_firmware_thread, emu,
  980. "emu1010_firmware");
  981. wake_up_process(emu->emu1010.firmware_thread);
  982. }
  983. #if 0
  984. snd_emu1010_fpga_link_dst_src_write(emu,
  985. EMU_DST_HAMOA_DAC_LEFT1, EMU_SRC_ALICE_EMU32B + 2); /* ALICE2 bus 0xa2 */
  986. snd_emu1010_fpga_link_dst_src_write(emu,
  987. EMU_DST_HAMOA_DAC_RIGHT1, EMU_SRC_ALICE_EMU32B + 3); /* ALICE2 bus 0xa3 */
  988. snd_emu1010_fpga_link_dst_src_write(emu,
  989. EMU_DST_HANA_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 2); /* ALICE2 bus 0xb2 */
  990. snd_emu1010_fpga_link_dst_src_write(emu,
  991. EMU_DST_HANA_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 3); /* ALICE2 bus 0xb3 */
  992. #endif
  993. /* Default outputs */
  994. if (emu->card_capabilities->emu_model == EMU_MODEL_EMU1616) {
  995. /* 1616(M) cardbus default outputs */
  996. /* ALICE2 bus 0xa0 */
  997. snd_emu1010_fpga_link_dst_src_write(emu,
  998. EMU_DST_DOCK_DAC1_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  999. emu->emu1010.output_source[0] = 17;
  1000. snd_emu1010_fpga_link_dst_src_write(emu,
  1001. EMU_DST_DOCK_DAC1_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1002. emu->emu1010.output_source[1] = 18;
  1003. snd_emu1010_fpga_link_dst_src_write(emu,
  1004. EMU_DST_DOCK_DAC2_LEFT1, EMU_SRC_ALICE_EMU32A + 2);
  1005. emu->emu1010.output_source[2] = 19;
  1006. snd_emu1010_fpga_link_dst_src_write(emu,
  1007. EMU_DST_DOCK_DAC2_RIGHT1, EMU_SRC_ALICE_EMU32A + 3);
  1008. emu->emu1010.output_source[3] = 20;
  1009. snd_emu1010_fpga_link_dst_src_write(emu,
  1010. EMU_DST_DOCK_DAC3_LEFT1, EMU_SRC_ALICE_EMU32A + 4);
  1011. emu->emu1010.output_source[4] = 21;
  1012. snd_emu1010_fpga_link_dst_src_write(emu,
  1013. EMU_DST_DOCK_DAC3_RIGHT1, EMU_SRC_ALICE_EMU32A + 5);
  1014. emu->emu1010.output_source[5] = 22;
  1015. /* ALICE2 bus 0xa0 */
  1016. snd_emu1010_fpga_link_dst_src_write(emu,
  1017. EMU_DST_MANA_DAC_LEFT, EMU_SRC_ALICE_EMU32A + 0);
  1018. emu->emu1010.output_source[16] = 17;
  1019. snd_emu1010_fpga_link_dst_src_write(emu,
  1020. EMU_DST_MANA_DAC_RIGHT, EMU_SRC_ALICE_EMU32A + 1);
  1021. emu->emu1010.output_source[17] = 18;
  1022. } else {
  1023. /* ALICE2 bus 0xa0 */
  1024. snd_emu1010_fpga_link_dst_src_write(emu,
  1025. EMU_DST_DOCK_DAC1_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1026. emu->emu1010.output_source[0] = 21;
  1027. snd_emu1010_fpga_link_dst_src_write(emu,
  1028. EMU_DST_DOCK_DAC1_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1029. emu->emu1010.output_source[1] = 22;
  1030. snd_emu1010_fpga_link_dst_src_write(emu,
  1031. EMU_DST_DOCK_DAC2_LEFT1, EMU_SRC_ALICE_EMU32A + 2);
  1032. emu->emu1010.output_source[2] = 23;
  1033. snd_emu1010_fpga_link_dst_src_write(emu,
  1034. EMU_DST_DOCK_DAC2_RIGHT1, EMU_SRC_ALICE_EMU32A + 3);
  1035. emu->emu1010.output_source[3] = 24;
  1036. snd_emu1010_fpga_link_dst_src_write(emu,
  1037. EMU_DST_DOCK_DAC3_LEFT1, EMU_SRC_ALICE_EMU32A + 4);
  1038. emu->emu1010.output_source[4] = 25;
  1039. snd_emu1010_fpga_link_dst_src_write(emu,
  1040. EMU_DST_DOCK_DAC3_RIGHT1, EMU_SRC_ALICE_EMU32A + 5);
  1041. emu->emu1010.output_source[5] = 26;
  1042. snd_emu1010_fpga_link_dst_src_write(emu,
  1043. EMU_DST_DOCK_DAC4_LEFT1, EMU_SRC_ALICE_EMU32A + 6);
  1044. emu->emu1010.output_source[6] = 27;
  1045. snd_emu1010_fpga_link_dst_src_write(emu,
  1046. EMU_DST_DOCK_DAC4_RIGHT1, EMU_SRC_ALICE_EMU32A + 7);
  1047. emu->emu1010.output_source[7] = 28;
  1048. /* ALICE2 bus 0xa0 */
  1049. snd_emu1010_fpga_link_dst_src_write(emu,
  1050. EMU_DST_DOCK_PHONES_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1051. emu->emu1010.output_source[8] = 21;
  1052. snd_emu1010_fpga_link_dst_src_write(emu,
  1053. EMU_DST_DOCK_PHONES_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1054. emu->emu1010.output_source[9] = 22;
  1055. /* ALICE2 bus 0xa0 */
  1056. snd_emu1010_fpga_link_dst_src_write(emu,
  1057. EMU_DST_DOCK_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1058. emu->emu1010.output_source[10] = 21;
  1059. snd_emu1010_fpga_link_dst_src_write(emu,
  1060. EMU_DST_DOCK_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1061. emu->emu1010.output_source[11] = 22;
  1062. /* ALICE2 bus 0xa0 */
  1063. snd_emu1010_fpga_link_dst_src_write(emu,
  1064. EMU_DST_HANA_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1065. emu->emu1010.output_source[12] = 21;
  1066. snd_emu1010_fpga_link_dst_src_write(emu,
  1067. EMU_DST_HANA_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1068. emu->emu1010.output_source[13] = 22;
  1069. /* ALICE2 bus 0xa0 */
  1070. snd_emu1010_fpga_link_dst_src_write(emu,
  1071. EMU_DST_HAMOA_DAC_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1072. emu->emu1010.output_source[14] = 21;
  1073. snd_emu1010_fpga_link_dst_src_write(emu,
  1074. EMU_DST_HAMOA_DAC_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1075. emu->emu1010.output_source[15] = 22;
  1076. /* ALICE2 bus 0xa0 */
  1077. snd_emu1010_fpga_link_dst_src_write(emu,
  1078. EMU_DST_HANA_ADAT, EMU_SRC_ALICE_EMU32A + 0);
  1079. emu->emu1010.output_source[16] = 21;
  1080. snd_emu1010_fpga_link_dst_src_write(emu,
  1081. EMU_DST_HANA_ADAT + 1, EMU_SRC_ALICE_EMU32A + 1);
  1082. emu->emu1010.output_source[17] = 22;
  1083. snd_emu1010_fpga_link_dst_src_write(emu,
  1084. EMU_DST_HANA_ADAT + 2, EMU_SRC_ALICE_EMU32A + 2);
  1085. emu->emu1010.output_source[18] = 23;
  1086. snd_emu1010_fpga_link_dst_src_write(emu,
  1087. EMU_DST_HANA_ADAT + 3, EMU_SRC_ALICE_EMU32A + 3);
  1088. emu->emu1010.output_source[19] = 24;
  1089. snd_emu1010_fpga_link_dst_src_write(emu,
  1090. EMU_DST_HANA_ADAT + 4, EMU_SRC_ALICE_EMU32A + 4);
  1091. emu->emu1010.output_source[20] = 25;
  1092. snd_emu1010_fpga_link_dst_src_write(emu,
  1093. EMU_DST_HANA_ADAT + 5, EMU_SRC_ALICE_EMU32A + 5);
  1094. emu->emu1010.output_source[21] = 26;
  1095. snd_emu1010_fpga_link_dst_src_write(emu,
  1096. EMU_DST_HANA_ADAT + 6, EMU_SRC_ALICE_EMU32A + 6);
  1097. emu->emu1010.output_source[22] = 27;
  1098. snd_emu1010_fpga_link_dst_src_write(emu,
  1099. EMU_DST_HANA_ADAT + 7, EMU_SRC_ALICE_EMU32A + 7);
  1100. emu->emu1010.output_source[23] = 28;
  1101. }
  1102. /* TEMP: Select SPDIF in/out */
  1103. //snd_emu1010_fpga_write(emu, EMU_HANA_OPTICAL_TYPE, 0x0); /* Output spdif */
  1104. /* TEMP: Select 48kHz SPDIF out */
  1105. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x0); /* Mute all */
  1106. snd_emu1010_fpga_write(emu, EMU_HANA_DEFCLOCK, 0x0); /* Default fallback clock 48kHz */
  1107. /* Word Clock source, Internal 48kHz x1 */
  1108. snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K );
  1109. //snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K | EMU_HANA_WCLOCK_4X );
  1110. emu->emu1010.internal_clock = 1; /* 48000 */
  1111. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12);/* Set LEDs on Audio Dock */
  1112. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x1); /* Unmute all */
  1113. //snd_emu1010_fpga_write(emu, 0x7, 0x0); /* Mute all */
  1114. //snd_emu1010_fpga_write(emu, 0x7, 0x1); /* Unmute all */
  1115. //snd_emu1010_fpga_write(emu, 0xe, 0x12); /* Set LEDs on Audio Dock */
  1116. return 0;
  1117. }
  1118. /*
  1119. * Create the EMU10K1 instance
  1120. */
  1121. #ifdef CONFIG_PM
  1122. static int alloc_pm_buffer(struct snd_emu10k1 *emu);
  1123. static void free_pm_buffer(struct snd_emu10k1 *emu);
  1124. #endif
  1125. static int snd_emu10k1_free(struct snd_emu10k1 *emu)
  1126. {
  1127. if (emu->port) { /* avoid access to already used hardware */
  1128. snd_emu10k1_fx8010_tram_setup(emu, 0);
  1129. snd_emu10k1_done(emu);
  1130. snd_emu10k1_free_efx(emu);
  1131. }
  1132. if (emu->card_capabilities->emu_model == EMU_MODEL_EMU1010) {
  1133. /* Disable 48Volt power to Audio Dock */
  1134. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, 0 );
  1135. }
  1136. if (emu->emu1010.firmware_thread)
  1137. kthread_stop(emu->emu1010.firmware_thread);
  1138. if (emu->irq >= 0)
  1139. free_irq(emu->irq, emu);
  1140. /* remove reserved page */
  1141. if (emu->reserved_page) {
  1142. snd_emu10k1_synth_free(emu,
  1143. (struct snd_util_memblk *)emu->reserved_page);
  1144. emu->reserved_page = NULL;
  1145. }
  1146. if (emu->memhdr)
  1147. snd_util_memhdr_free(emu->memhdr);
  1148. if (emu->silent_page.area)
  1149. snd_dma_free_pages(&emu->silent_page);
  1150. if (emu->ptb_pages.area)
  1151. snd_dma_free_pages(&emu->ptb_pages);
  1152. vfree(emu->page_ptr_table);
  1153. vfree(emu->page_addr_table);
  1154. #ifdef CONFIG_PM
  1155. free_pm_buffer(emu);
  1156. #endif
  1157. if (emu->port)
  1158. pci_release_regions(emu->pci);
  1159. if (emu->card_capabilities->ca0151_chip) /* P16V */
  1160. snd_p16v_free(emu);
  1161. pci_disable_device(emu->pci);
  1162. kfree(emu);
  1163. return 0;
  1164. }
  1165. static int snd_emu10k1_dev_free(struct snd_device *device)
  1166. {
  1167. struct snd_emu10k1 *emu = device->device_data;
  1168. return snd_emu10k1_free(emu);
  1169. }
  1170. static struct snd_emu_chip_details emu_chip_details[] = {
  1171. /* Audigy 2 Value AC3 out does not work yet. Need to find out how to turn off interpolators.*/
  1172. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1173. /* DSP: CA0108-IAT
  1174. * DAC: CS4382-KQ
  1175. * ADC: Philips 1361T
  1176. * AC97: STAC9750
  1177. * CA0151: None
  1178. */
  1179. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x10011102,
  1180. .driver = "Audigy2", .name = "Audigy 2 Value [SB0400]",
  1181. .id = "Audigy2",
  1182. .emu10k2_chip = 1,
  1183. .ca0108_chip = 1,
  1184. .spk71 = 1,
  1185. .ac97_chip = 1} ,
  1186. /* Audigy4 (Not PRO) SB0610 */
  1187. /* Tested by James@superbug.co.uk 4th April 2006 */
  1188. /* A_IOCFG bits
  1189. * Output
  1190. * 0: ?
  1191. * 1: ?
  1192. * 2: ?
  1193. * 3: 0 - Digital Out, 1 - Line in
  1194. * 4: ?
  1195. * 5: ?
  1196. * 6: ?
  1197. * 7: ?
  1198. * Input
  1199. * 8: ?
  1200. * 9: ?
  1201. * A: Green jack sense (Front)
  1202. * B: ?
  1203. * C: Black jack sense (Rear/Side Right)
  1204. * D: Yellow jack sense (Center/LFE/Side Left)
  1205. * E: ?
  1206. * F: ?
  1207. *
  1208. * Digital Out/Line in switch using A_IOCFG bit 3 (0x08)
  1209. * 0 - Digital Out
  1210. * 1 - Line in
  1211. */
  1212. /* Mic input not tested.
  1213. * Analog CD input not tested
  1214. * Digital Out not tested.
  1215. * Line in working.
  1216. * Audio output 5.1 working. Side outputs not working.
  1217. */
  1218. /* DSP: CA10300-IAT LF
  1219. * DAC: Cirrus Logic CS4382-KQZ
  1220. * ADC: Philips 1361T
  1221. * AC97: Sigmatel STAC9750
  1222. * CA0151: None
  1223. */
  1224. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x10211102,
  1225. .driver = "Audigy2", .name = "Audigy 4 [SB0610]",
  1226. .id = "Audigy2",
  1227. .emu10k2_chip = 1,
  1228. .ca0108_chip = 1,
  1229. .spk71 = 1,
  1230. .adc_1361t = 1, /* 24 bit capture instead of 16bit */
  1231. .ac97_chip = 1} ,
  1232. /* Audigy 2 ZS Notebook Cardbus card.*/
  1233. /* Tested by James@superbug.co.uk 6th November 2006 */
  1234. /* Audio output 7.1/Headphones working.
  1235. * Digital output working. (AC3 not checked, only PCM)
  1236. * Audio Mic/Line inputs working.
  1237. * Digital input not tested.
  1238. */
  1239. /* DSP: Tina2
  1240. * DAC: Wolfson WM8768/WM8568
  1241. * ADC: Wolfson WM8775
  1242. * AC97: None
  1243. * CA0151: None
  1244. */
  1245. /* Tested by James@superbug.co.uk 4th April 2006 */
  1246. /* A_IOCFG bits
  1247. * Output
  1248. * 0: Not Used
  1249. * 1: 0 = Mute all the 7.1 channel out. 1 = unmute.
  1250. * 2: Analog input 0 = line in, 1 = mic in
  1251. * 3: Not Used
  1252. * 4: Digital output 0 = off, 1 = on.
  1253. * 5: Not Used
  1254. * 6: Not Used
  1255. * 7: Not Used
  1256. * Input
  1257. * All bits 1 (0x3fxx) means nothing plugged in.
  1258. * 8-9: 0 = Line in/Mic, 2 = Optical in, 3 = Nothing.
  1259. * A-B: 0 = Headphones, 2 = Optical out, 3 = Nothing.
  1260. * C-D: 2 = Front/Rear/etc, 3 = nothing.
  1261. * E-F: Always 0
  1262. *
  1263. */
  1264. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x20011102,
  1265. .driver = "Audigy2", .name = "Audigy 2 ZS Notebook [SB0530]",
  1266. .id = "Audigy2",
  1267. .emu10k2_chip = 1,
  1268. .ca0108_chip = 1,
  1269. .ca_cardbus_chip = 1,
  1270. .spi_dac = 1,
  1271. .i2c_adc = 1,
  1272. .spk71 = 1} ,
  1273. /* Tested by James@superbug.co.uk 4th Nov 2007. */
  1274. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x42011102,
  1275. .driver = "Audigy2", .name = "E-mu 1010 Notebook [MAEM8950]",
  1276. .id = "EMU1010",
  1277. .emu10k2_chip = 1,
  1278. .ca0108_chip = 1,
  1279. .ca_cardbus_chip = 1,
  1280. .spk71 = 1 ,
  1281. .emu_model = EMU_MODEL_EMU1616},
  1282. /* Tested by James@superbug.co.uk 4th Nov 2007. */
  1283. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x40041102,
  1284. .driver = "Audigy2", .name = "E-mu 1010b PCI [MAEM????]",
  1285. .id = "EMU1010",
  1286. .emu10k2_chip = 1,
  1287. .ca0108_chip = 1,
  1288. .spk71 = 1,
  1289. .emu_model = EMU_MODEL_EMU1010B},
  1290. /* Tested by James@superbug.co.uk 8th July 2005. */
  1291. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x40011102,
  1292. .driver = "Audigy2", .name = "E-mu 1010 [4001]",
  1293. .id = "EMU1010",
  1294. .emu10k2_chip = 1,
  1295. .ca0102_chip = 1,
  1296. .spk71 = 1,
  1297. .emu_model = EMU_MODEL_EMU1010}, /* Emu 1010 */
  1298. /* EMU0404b */
  1299. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x40021102,
  1300. .driver = "Audigy2", .name = "E-mu 0404b [4002]",
  1301. .id = "EMU0404",
  1302. .emu10k2_chip = 1,
  1303. .ca0108_chip = 1,
  1304. .spk71 = 1,
  1305. .emu_model = EMU_MODEL_EMU0404}, /* EMU 0404 */
  1306. /* Tested by James@superbug.co.uk 20-3-2007. */
  1307. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x40021102,
  1308. .driver = "Audigy2", .name = "E-mu 0404 [4002]",
  1309. .id = "EMU0404",
  1310. .emu10k2_chip = 1,
  1311. .ca0102_chip = 1,
  1312. .spk71 = 1,
  1313. .emu_model = EMU_MODEL_EMU0404}, /* EMU 0404 */
  1314. /* Audigy4 (Not PRO) SB0610 */
  1315. {.vendor = 0x1102, .device = 0x0008,
  1316. .driver = "Audigy2", .name = "Audigy 2 Value [Unknown]",
  1317. .id = "Audigy2",
  1318. .emu10k2_chip = 1,
  1319. .ca0108_chip = 1,
  1320. .ac97_chip = 1} ,
  1321. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1322. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20071102,
  1323. .driver = "Audigy2", .name = "Audigy 4 PRO [SB0380]",
  1324. .id = "Audigy2",
  1325. .emu10k2_chip = 1,
  1326. .ca0102_chip = 1,
  1327. .ca0151_chip = 1,
  1328. .spk71 = 1,
  1329. .spdif_bug = 1,
  1330. .ac97_chip = 1} ,
  1331. /* Tested by shane-alsa@cm.nu 5th Nov 2005 */
  1332. /* The 0x20061102 does have SB0350 written on it
  1333. * Just like 0x20021102
  1334. */
  1335. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20061102,
  1336. .driver = "Audigy2", .name = "Audigy 2 [SB0350b]",
  1337. .id = "Audigy2",
  1338. .emu10k2_chip = 1,
  1339. .ca0102_chip = 1,
  1340. .ca0151_chip = 1,
  1341. .spk71 = 1,
  1342. .spdif_bug = 1,
  1343. .ac97_chip = 1} ,
  1344. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20021102,
  1345. .driver = "Audigy2", .name = "Audigy 2 ZS [SB0350]",
  1346. .id = "Audigy2",
  1347. .emu10k2_chip = 1,
  1348. .ca0102_chip = 1,
  1349. .ca0151_chip = 1,
  1350. .spk71 = 1,
  1351. .spdif_bug = 1,
  1352. .ac97_chip = 1} ,
  1353. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20011102,
  1354. .driver = "Audigy2", .name = "Audigy 2 ZS [2001]",
  1355. .id = "Audigy2",
  1356. .emu10k2_chip = 1,
  1357. .ca0102_chip = 1,
  1358. .ca0151_chip = 1,
  1359. .spk71 = 1,
  1360. .spdif_bug = 1,
  1361. .ac97_chip = 1} ,
  1362. /* Audigy 2 */
  1363. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1364. /* DSP: CA0102-IAT
  1365. * DAC: CS4382-KQ
  1366. * ADC: Philips 1361T
  1367. * AC97: STAC9721
  1368. * CA0151: Yes
  1369. */
  1370. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10071102,
  1371. .driver = "Audigy2", .name = "Audigy 2 [SB0240]",
  1372. .id = "Audigy2",
  1373. .emu10k2_chip = 1,
  1374. .ca0102_chip = 1,
  1375. .ca0151_chip = 1,
  1376. .spk71 = 1,
  1377. .spdif_bug = 1,
  1378. .adc_1361t = 1, /* 24 bit capture instead of 16bit */
  1379. .ac97_chip = 1} ,
  1380. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10051102,
  1381. .driver = "Audigy2", .name = "Audigy 2 EX [1005]",
  1382. .id = "Audigy2",
  1383. .emu10k2_chip = 1,
  1384. .ca0102_chip = 1,
  1385. .ca0151_chip = 1,
  1386. .spk71 = 1,
  1387. .spdif_bug = 1} ,
  1388. /* Dell OEM/Creative Labs Audigy 2 ZS */
  1389. /* See ALSA bug#1365 */
  1390. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10031102,
  1391. .driver = "Audigy2", .name = "Audigy 2 ZS [SB0353]",
  1392. .id = "Audigy2",
  1393. .emu10k2_chip = 1,
  1394. .ca0102_chip = 1,
  1395. .ca0151_chip = 1,
  1396. .spk71 = 1,
  1397. .spdif_bug = 1,
  1398. .ac97_chip = 1} ,
  1399. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10021102,
  1400. .driver = "Audigy2", .name = "Audigy 2 Platinum [SB0240P]",
  1401. .id = "Audigy2",
  1402. .emu10k2_chip = 1,
  1403. .ca0102_chip = 1,
  1404. .ca0151_chip = 1,
  1405. .spk71 = 1,
  1406. .spdif_bug = 1,
  1407. .invert_shared_spdif = 1, /* digital/analog switch swapped */
  1408. .adc_1361t = 1, /* 24 bit capture instead of 16bit. Fixes ALSA bug#324 */
  1409. .ac97_chip = 1} ,
  1410. {.vendor = 0x1102, .device = 0x0004, .revision = 0x04,
  1411. .driver = "Audigy2", .name = "Audigy 2 [Unknown]",
  1412. .id = "Audigy2",
  1413. .emu10k2_chip = 1,
  1414. .ca0102_chip = 1,
  1415. .ca0151_chip = 1,
  1416. .spdif_bug = 1,
  1417. .ac97_chip = 1} ,
  1418. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00531102,
  1419. .driver = "Audigy", .name = "Audigy 1 [SB0090]",
  1420. .id = "Audigy",
  1421. .emu10k2_chip = 1,
  1422. .ca0102_chip = 1,
  1423. .ac97_chip = 1} ,
  1424. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00521102,
  1425. .driver = "Audigy", .name = "Audigy 1 ES [SB0160]",
  1426. .id = "Audigy",
  1427. .emu10k2_chip = 1,
  1428. .ca0102_chip = 1,
  1429. .spdif_bug = 1,
  1430. .ac97_chip = 1} ,
  1431. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00511102,
  1432. .driver = "Audigy", .name = "Audigy 1 [SB0090]",
  1433. .id = "Audigy",
  1434. .emu10k2_chip = 1,
  1435. .ca0102_chip = 1,
  1436. .ac97_chip = 1} ,
  1437. {.vendor = 0x1102, .device = 0x0004,
  1438. .driver = "Audigy", .name = "Audigy 1 [Unknown]",
  1439. .id = "Audigy",
  1440. .emu10k2_chip = 1,
  1441. .ca0102_chip = 1,
  1442. .ac97_chip = 1} ,
  1443. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x806B1102,
  1444. .driver = "EMU10K1", .name = "SBLive! [SB0105]",
  1445. .id = "Live",
  1446. .emu10k1_chip = 1,
  1447. .ac97_chip = 1,
  1448. .sblive51 = 1} ,
  1449. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x806A1102,
  1450. .driver = "EMU10K1", .name = "SBLive! Value [SB0103]",
  1451. .id = "Live",
  1452. .emu10k1_chip = 1,
  1453. .ac97_chip = 1,
  1454. .sblive51 = 1} ,
  1455. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80691102,
  1456. .driver = "EMU10K1", .name = "SBLive! Value [SB0101]",
  1457. .id = "Live",
  1458. .emu10k1_chip = 1,
  1459. .ac97_chip = 1,
  1460. .sblive51 = 1} ,
  1461. /* Tested by ALSA bug#1680 26th December 2005 */
  1462. /* note: It really has SB0220 written on the card. */
  1463. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80661102,
  1464. .driver = "EMU10K1", .name = "SB Live 5.1 Dell OEM [SB0220]",
  1465. .id = "Live",
  1466. .emu10k1_chip = 1,
  1467. .ac97_chip = 1,
  1468. .sblive51 = 1} ,
  1469. /* Tested by Thomas Zehetbauer 27th Aug 2005 */
  1470. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80651102,
  1471. .driver = "EMU10K1", .name = "SB Live 5.1 [SB0220]",
  1472. .id = "Live",
  1473. .emu10k1_chip = 1,
  1474. .ac97_chip = 1,
  1475. .sblive51 = 1} ,
  1476. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x100a1102,
  1477. .driver = "EMU10K1", .name = "SB Live 5.1 [SB0220]",
  1478. .id = "Live",
  1479. .emu10k1_chip = 1,
  1480. .ac97_chip = 1,
  1481. .sblive51 = 1} ,
  1482. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80641102,
  1483. .driver = "EMU10K1", .name = "SB Live 5.1",
  1484. .id = "Live",
  1485. .emu10k1_chip = 1,
  1486. .ac97_chip = 1,
  1487. .sblive51 = 1} ,
  1488. /* Tested by alsa bugtrack user "hus" bug #1297 12th Aug 2005 */
  1489. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80611102,
  1490. .driver = "EMU10K1", .name = "SBLive 5.1 [SB0060]",
  1491. .id = "Live",
  1492. .emu10k1_chip = 1,
  1493. .ac97_chip = 2, /* ac97 is optional; both SBLive 5.1 and platinum
  1494. * share the same IDs!
  1495. */
  1496. .sblive51 = 1} ,
  1497. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80511102,
  1498. .driver = "EMU10K1", .name = "SBLive! Value [CT4850]",
  1499. .id = "Live",
  1500. .emu10k1_chip = 1,
  1501. .ac97_chip = 1,
  1502. .sblive51 = 1} ,
  1503. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80401102,
  1504. .driver = "EMU10K1", .name = "SBLive! Platinum [CT4760P]",
  1505. .id = "Live",
  1506. .emu10k1_chip = 1,
  1507. .ac97_chip = 1} ,
  1508. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80321102,
  1509. .driver = "EMU10K1", .name = "SBLive! Value [CT4871]",
  1510. .id = "Live",
  1511. .emu10k1_chip = 1,
  1512. .ac97_chip = 1,
  1513. .sblive51 = 1} ,
  1514. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80311102,
  1515. .driver = "EMU10K1", .name = "SBLive! Value [CT4831]",
  1516. .id = "Live",
  1517. .emu10k1_chip = 1,
  1518. .ac97_chip = 1,
  1519. .sblive51 = 1} ,
  1520. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80281102,
  1521. .driver = "EMU10K1", .name = "SBLive! Value [CT4870]",
  1522. .id = "Live",
  1523. .emu10k1_chip = 1,
  1524. .ac97_chip = 1,
  1525. .sblive51 = 1} ,
  1526. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1527. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80271102,
  1528. .driver = "EMU10K1", .name = "SBLive! Value [CT4832]",
  1529. .id = "Live",
  1530. .emu10k1_chip = 1,
  1531. .ac97_chip = 1,
  1532. .sblive51 = 1} ,
  1533. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80261102,
  1534. .driver = "EMU10K1", .name = "SBLive! Value [CT4830]",
  1535. .id = "Live",
  1536. .emu10k1_chip = 1,
  1537. .ac97_chip = 1,
  1538. .sblive51 = 1} ,
  1539. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80231102,
  1540. .driver = "EMU10K1", .name = "SB PCI512 [CT4790]",
  1541. .id = "Live",
  1542. .emu10k1_chip = 1,
  1543. .ac97_chip = 1,
  1544. .sblive51 = 1} ,
  1545. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80221102,
  1546. .driver = "EMU10K1", .name = "SBLive! Value [CT4780]",
  1547. .id = "Live",
  1548. .emu10k1_chip = 1,
  1549. .ac97_chip = 1,
  1550. .sblive51 = 1} ,
  1551. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x40011102,
  1552. .driver = "EMU10K1", .name = "E-mu APS [4001]",
  1553. .id = "APS",
  1554. .emu10k1_chip = 1,
  1555. .ecard = 1} ,
  1556. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x00211102,
  1557. .driver = "EMU10K1", .name = "SBLive! [CT4620]",
  1558. .id = "Live",
  1559. .emu10k1_chip = 1,
  1560. .ac97_chip = 1,
  1561. .sblive51 = 1} ,
  1562. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x00201102,
  1563. .driver = "EMU10K1", .name = "SBLive! Value [CT4670]",
  1564. .id = "Live",
  1565. .emu10k1_chip = 1,
  1566. .ac97_chip = 1,
  1567. .sblive51 = 1} ,
  1568. {.vendor = 0x1102, .device = 0x0002,
  1569. .driver = "EMU10K1", .name = "SB Live [Unknown]",
  1570. .id = "Live",
  1571. .emu10k1_chip = 1,
  1572. .ac97_chip = 1,
  1573. .sblive51 = 1} ,
  1574. { } /* terminator */
  1575. };
  1576. int __devinit snd_emu10k1_create(struct snd_card *card,
  1577. struct pci_dev * pci,
  1578. unsigned short extin_mask,
  1579. unsigned short extout_mask,
  1580. long max_cache_bytes,
  1581. int enable_ir,
  1582. uint subsystem,
  1583. struct snd_emu10k1 ** remu)
  1584. {
  1585. struct snd_emu10k1 *emu;
  1586. int idx, err;
  1587. int is_audigy;
  1588. unsigned int silent_page;
  1589. const struct snd_emu_chip_details *c;
  1590. static struct snd_device_ops ops = {
  1591. .dev_free = snd_emu10k1_dev_free,
  1592. };
  1593. *remu = NULL;
  1594. /* enable PCI device */
  1595. if ((err = pci_enable_device(pci)) < 0)
  1596. return err;
  1597. emu = kzalloc(sizeof(*emu), GFP_KERNEL);
  1598. if (emu == NULL) {
  1599. pci_disable_device(pci);
  1600. return -ENOMEM;
  1601. }
  1602. emu->card = card;
  1603. spin_lock_init(&emu->reg_lock);
  1604. spin_lock_init(&emu->emu_lock);
  1605. spin_lock_init(&emu->spi_lock);
  1606. spin_lock_init(&emu->i2c_lock);
  1607. spin_lock_init(&emu->voice_lock);
  1608. spin_lock_init(&emu->synth_lock);
  1609. spin_lock_init(&emu->memblk_lock);
  1610. mutex_init(&emu->fx8010.lock);
  1611. INIT_LIST_HEAD(&emu->mapped_link_head);
  1612. INIT_LIST_HEAD(&emu->mapped_order_link_head);
  1613. emu->pci = pci;
  1614. emu->irq = -1;
  1615. emu->synth = NULL;
  1616. emu->get_synth_voice = NULL;
  1617. /* read revision & serial */
  1618. emu->revision = pci->revision;
  1619. pci_read_config_dword(pci, PCI_SUBSYSTEM_VENDOR_ID, &emu->serial);
  1620. pci_read_config_word(pci, PCI_SUBSYSTEM_ID, &emu->model);
  1621. snd_printdd("vendor=0x%x, device=0x%x, subsystem_vendor_id=0x%x, subsystem_id=0x%x\n",pci->vendor, pci->device, emu->serial, emu->model);
  1622. for (c = emu_chip_details; c->vendor; c++) {
  1623. if (c->vendor == pci->vendor && c->device == pci->device) {
  1624. if (subsystem) {
  1625. if (c->subsystem && (c->subsystem == subsystem) ) {
  1626. break;
  1627. } else continue;
  1628. } else {
  1629. if (c->subsystem && (c->subsystem != emu->serial) )
  1630. continue;
  1631. if (c->revision && c->revision != emu->revision)
  1632. continue;
  1633. }
  1634. break;
  1635. }
  1636. }
  1637. if (c->vendor == 0) {
  1638. snd_printk(KERN_ERR "emu10k1: Card not recognised\n");
  1639. kfree(emu);
  1640. pci_disable_device(pci);
  1641. return -ENOENT;
  1642. }
  1643. emu->card_capabilities = c;
  1644. if (c->subsystem && !subsystem)
  1645. snd_printdd("Sound card name=%s\n", c->name);
  1646. else if (subsystem)
  1647. snd_printdd("Sound card name=%s, vendor=0x%x, device=0x%x, subsystem=0x%x. Forced to subsytem=0x%x\n",
  1648. c->name, pci->vendor, pci->device, emu->serial, c->subsystem);
  1649. else
  1650. snd_printdd("Sound card name=%s, vendor=0x%x, device=0x%x, subsystem=0x%x.\n",
  1651. c->name, pci->vendor, pci->device, emu->serial);
  1652. if (!*card->id && c->id) {
  1653. int i, n = 0;
  1654. strlcpy(card->id, c->id, sizeof(card->id));
  1655. for (;;) {
  1656. for (i = 0; i < snd_ecards_limit; i++) {
  1657. if (snd_cards[i] && !strcmp(snd_cards[i]->id, card->id))
  1658. break;
  1659. }
  1660. if (i >= snd_ecards_limit)
  1661. break;
  1662. n++;
  1663. if (n >= SNDRV_CARDS)
  1664. break;
  1665. snprintf(card->id, sizeof(card->id), "%s_%d", c->id, n);
  1666. }
  1667. }
  1668. is_audigy = emu->audigy = c->emu10k2_chip;
  1669. /* set the DMA transfer mask */
  1670. emu->dma_mask = is_audigy ? AUDIGY_DMA_MASK : EMU10K1_DMA_MASK;
  1671. if (pci_set_dma_mask(pci, emu->dma_mask) < 0 ||
  1672. pci_set_consistent_dma_mask(pci, emu->dma_mask) < 0) {
  1673. snd_printk(KERN_ERR "architecture does not support PCI busmaster DMA with mask 0x%lx\n", emu->dma_mask);
  1674. kfree(emu);
  1675. pci_disable_device(pci);
  1676. return -ENXIO;
  1677. }
  1678. if (is_audigy)
  1679. emu->gpr_base = A_FXGPREGBASE;
  1680. else
  1681. emu->gpr_base = FXGPREGBASE;
  1682. if ((err = pci_request_regions(pci, "EMU10K1")) < 0) {
  1683. kfree(emu);
  1684. pci_disable_device(pci);
  1685. return err;
  1686. }
  1687. emu->port = pci_resource_start(pci, 0);
  1688. emu->max_cache_pages = max_cache_bytes >> PAGE_SHIFT;
  1689. if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(pci),
  1690. 32 * 1024, &emu->ptb_pages) < 0) {
  1691. err = -ENOMEM;
  1692. goto error;
  1693. }
  1694. emu->page_ptr_table = vmalloc(emu->max_cache_pages * sizeof(void *));
  1695. emu->page_addr_table = vmalloc(emu->max_cache_pages *
  1696. sizeof(unsigned long));
  1697. if (emu->page_ptr_table == NULL || emu->page_addr_table == NULL) {
  1698. err = -ENOMEM;
  1699. goto error;
  1700. }
  1701. if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(pci),
  1702. EMUPAGESIZE, &emu->silent_page) < 0) {
  1703. err = -ENOMEM;
  1704. goto error;
  1705. }
  1706. emu->memhdr = snd_util_memhdr_new(emu->max_cache_pages * PAGE_SIZE);
  1707. if (emu->memhdr == NULL) {
  1708. err = -ENOMEM;
  1709. goto error;
  1710. }
  1711. emu->memhdr->block_extra_size = sizeof(struct snd_emu10k1_memblk) -
  1712. sizeof(struct snd_util_memblk);
  1713. pci_set_master(pci);
  1714. emu->fx8010.fxbus_mask = 0x303f;
  1715. if (extin_mask == 0)
  1716. extin_mask = 0x3fcf;
  1717. if (extout_mask == 0)
  1718. extout_mask = 0x7fff;
  1719. emu->fx8010.extin_mask = extin_mask;
  1720. emu->fx8010.extout_mask = extout_mask;
  1721. emu->enable_ir = enable_ir;
  1722. if (emu->card_capabilities->ca_cardbus_chip) {
  1723. if ((err = snd_emu10k1_cardbus_init(emu)) < 0)
  1724. goto error;
  1725. }
  1726. if (emu->card_capabilities->ecard) {
  1727. if ((err = snd_emu10k1_ecard_init(emu)) < 0)
  1728. goto error;
  1729. } else if (emu->card_capabilities->emu_model) {
  1730. if ((err = snd_emu10k1_emu1010_init(emu)) < 0) {
  1731. snd_emu10k1_free(emu);
  1732. return err;
  1733. }
  1734. } else {
  1735. /* 5.1: Enable the additional AC97 Slots. If the emu10k1 version
  1736. does not support this, it shouldn't do any harm */
  1737. snd_emu10k1_ptr_write(emu, AC97SLOT, 0, AC97SLOT_CNTR|AC97SLOT_LFE);
  1738. }
  1739. /* initialize TRAM setup */
  1740. emu->fx8010.itram_size = (16 * 1024)/2;
  1741. emu->fx8010.etram_pages.area = NULL;
  1742. emu->fx8010.etram_pages.bytes = 0;
  1743. /* irq handler must be registered after I/O ports are activated */
  1744. if (request_irq(pci->irq, snd_emu10k1_interrupt, IRQF_SHARED,
  1745. "EMU10K1", emu)) {
  1746. err = -EBUSY;
  1747. goto error;
  1748. }
  1749. emu->irq = pci->irq;
  1750. /*
  1751. * Init to 0x02109204 :
  1752. * Clock accuracy = 0 (1000ppm)
  1753. * Sample Rate = 2 (48kHz)
  1754. * Audio Channel = 1 (Left of 2)
  1755. * Source Number = 0 (Unspecified)
  1756. * Generation Status = 1 (Original for Cat Code 12)
  1757. * Cat Code = 12 (Digital Signal Mixer)
  1758. * Mode = 0 (Mode 0)
  1759. * Emphasis = 0 (None)
  1760. * CP = 1 (Copyright unasserted)
  1761. * AN = 0 (Audio data)
  1762. * P = 0 (Consumer)
  1763. */
  1764. emu->spdif_bits[0] = emu->spdif_bits[1] =
  1765. emu->spdif_bits[2] = SPCS_CLKACCY_1000PPM | SPCS_SAMPLERATE_48 |
  1766. SPCS_CHANNELNUM_LEFT | SPCS_SOURCENUM_UNSPEC |
  1767. SPCS_GENERATIONSTATUS | 0x00001200 |
  1768. 0x00000000 | SPCS_EMPHASIS_NONE | SPCS_COPYRIGHT;
  1769. emu->reserved_page = (struct snd_emu10k1_memblk *)
  1770. snd_emu10k1_synth_alloc(emu, 4096);
  1771. if (emu->reserved_page)
  1772. emu->reserved_page->map_locked = 1;
  1773. /* Clear silent pages and set up pointers */
  1774. memset(emu->silent_page.area, 0, PAGE_SIZE);
  1775. silent_page = emu->silent_page.addr << 1;
  1776. for (idx = 0; idx < MAXPAGES; idx++)
  1777. ((u32 *)emu->ptb_pages.area)[idx] = cpu_to_le32(silent_page | idx);
  1778. /* set up voice indices */
  1779. for (idx = 0; idx < NUM_G; idx++) {
  1780. emu->voices[idx].emu = emu;
  1781. emu->voices[idx].number = idx;
  1782. }
  1783. if ((err = snd_emu10k1_init(emu, enable_ir, 0)) < 0)
  1784. goto error;
  1785. #ifdef CONFIG_PM
  1786. if ((err = alloc_pm_buffer(emu)) < 0)
  1787. goto error;
  1788. #endif
  1789. /* Initialize the effect engine */
  1790. if ((err = snd_emu10k1_init_efx(emu)) < 0)
  1791. goto error;
  1792. snd_emu10k1_audio_enable(emu);
  1793. if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, emu, &ops)) < 0)
  1794. goto error;
  1795. #ifdef CONFIG_PROC_FS
  1796. snd_emu10k1_proc_init(emu);
  1797. #endif
  1798. snd_card_set_dev(card, &pci->dev);
  1799. *remu = emu;
  1800. return 0;
  1801. error:
  1802. snd_emu10k1_free(emu);
  1803. return err;
  1804. }
  1805. #ifdef CONFIG_PM
  1806. static unsigned char saved_regs[] = {
  1807. CPF, PTRX, CVCF, VTFT, Z1, Z2, PSST, DSL, CCCA, CCR, CLP,
  1808. FXRT, MAPA, MAPB, ENVVOL, ATKHLDV, DCYSUSV, LFOVAL1, ENVVAL,
  1809. ATKHLDM, DCYSUSM, LFOVAL2, IP, IFATN, PEFE, FMMOD, TREMFRQ, FM2FRQ2,
  1810. TEMPENV, ADCCR, FXWC, MICBA, ADCBA, FXBA,
  1811. MICBS, ADCBS, FXBS, CDCS, GPSCS, SPCS0, SPCS1, SPCS2,
  1812. SPBYPASS, AC97SLOT, CDSRCS, GPSRCS, ZVSRCS, MICIDX, ADCIDX, FXIDX,
  1813. 0xff /* end */
  1814. };
  1815. static unsigned char saved_regs_audigy[] = {
  1816. A_ADCIDX, A_MICIDX, A_FXWC1, A_FXWC2, A_SAMPLE_RATE,
  1817. A_FXRT2, A_SENDAMOUNTS, A_FXRT1,
  1818. 0xff /* end */
  1819. };
  1820. static int __devinit alloc_pm_buffer(struct snd_emu10k1 *emu)
  1821. {
  1822. int size;
  1823. size = ARRAY_SIZE(saved_regs);
  1824. if (emu->audigy)
  1825. size += ARRAY_SIZE(saved_regs_audigy);
  1826. emu->saved_ptr = vmalloc(4 * NUM_G * size);
  1827. if (! emu->saved_ptr)
  1828. return -ENOMEM;
  1829. if (snd_emu10k1_efx_alloc_pm_buffer(emu) < 0)
  1830. return -ENOMEM;
  1831. if (emu->card_capabilities->ca0151_chip &&
  1832. snd_p16v_alloc_pm_buffer(emu) < 0)
  1833. return -ENOMEM;
  1834. return 0;
  1835. }
  1836. static void free_pm_buffer(struct snd_emu10k1 *emu)
  1837. {
  1838. vfree(emu->saved_ptr);
  1839. snd_emu10k1_efx_free_pm_buffer(emu);
  1840. if (emu->card_capabilities->ca0151_chip)
  1841. snd_p16v_free_pm_buffer(emu);
  1842. }
  1843. void snd_emu10k1_suspend_regs(struct snd_emu10k1 *emu)
  1844. {
  1845. int i;
  1846. unsigned char *reg;
  1847. unsigned int *val;
  1848. val = emu->saved_ptr;
  1849. for (reg = saved_regs; *reg != 0xff; reg++)
  1850. for (i = 0; i < NUM_G; i++, val++)
  1851. *val = snd_emu10k1_ptr_read(emu, *reg, i);
  1852. if (emu->audigy) {
  1853. for (reg = saved_regs_audigy; *reg != 0xff; reg++)
  1854. for (i = 0; i < NUM_G; i++, val++)
  1855. *val = snd_emu10k1_ptr_read(emu, *reg, i);
  1856. }
  1857. if (emu->audigy)
  1858. emu->saved_a_iocfg = inl(emu->port + A_IOCFG);
  1859. emu->saved_hcfg = inl(emu->port + HCFG);
  1860. }
  1861. void snd_emu10k1_resume_init(struct snd_emu10k1 *emu)
  1862. {
  1863. if (emu->card_capabilities->ca_cardbus_chip)
  1864. snd_emu10k1_cardbus_init(emu);
  1865. if (emu->card_capabilities->ecard)
  1866. snd_emu10k1_ecard_init(emu);
  1867. else if (emu->card_capabilities->emu_model)
  1868. snd_emu10k1_emu1010_init(emu);
  1869. else
  1870. snd_emu10k1_ptr_write(emu, AC97SLOT, 0, AC97SLOT_CNTR|AC97SLOT_LFE);
  1871. snd_emu10k1_init(emu, emu->enable_ir, 1);
  1872. }
  1873. void snd_emu10k1_resume_regs(struct snd_emu10k1 *emu)
  1874. {
  1875. int i;
  1876. unsigned char *reg;
  1877. unsigned int *val;
  1878. snd_emu10k1_audio_enable(emu);
  1879. /* resore for spdif */
  1880. if (emu->audigy)
  1881. outl(emu->saved_a_iocfg, emu->port + A_IOCFG);
  1882. outl(emu->saved_hcfg, emu->port + HCFG);
  1883. val = emu->saved_ptr;
  1884. for (reg = saved_regs; *reg != 0xff; reg++)
  1885. for (i = 0; i < NUM_G; i++, val++)
  1886. snd_emu10k1_ptr_write(emu, *reg, i, *val);
  1887. if (emu->audigy) {
  1888. for (reg = saved_regs_audigy; *reg != 0xff; reg++)
  1889. for (i = 0; i < NUM_G; i++, val++)
  1890. snd_emu10k1_ptr_write(emu, *reg, i, *val);
  1891. }
  1892. }
  1893. #endif