page.h 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174
  1. /*
  2. * include/asm-xtensa/page.h
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * Copyright (C) 2001 - 2007 Tensilica Inc.
  9. */
  10. #ifndef _XTENSA_PAGE_H
  11. #define _XTENSA_PAGE_H
  12. #include <asm/processor.h>
  13. #include <asm/types.h>
  14. #include <asm/cache.h>
  15. /*
  16. * Fixed TLB translations in the processor.
  17. */
  18. #define XCHAL_KSEG_CACHED_VADDR 0xd0000000
  19. #define XCHAL_KSEG_BYPASS_VADDR 0xd8000000
  20. #define XCHAL_KSEG_PADDR 0x00000000
  21. #define XCHAL_KSEG_SIZE 0x08000000
  22. /*
  23. * PAGE_SHIFT determines the page size
  24. */
  25. #define PAGE_SHIFT 12
  26. #define PAGE_SIZE (__XTENSA_UL_CONST(1) << PAGE_SHIFT)
  27. #define PAGE_MASK (~(PAGE_SIZE-1))
  28. #define PAGE_OFFSET XCHAL_KSEG_CACHED_VADDR
  29. #define MAX_MEM_PFN XCHAL_KSEG_SIZE
  30. #define PGTABLE_START 0x80000000
  31. /*
  32. * Cache aliasing:
  33. *
  34. * If the cache size for one way is greater than the page size, we have to
  35. * deal with cache aliasing. The cache index is wider than the page size:
  36. *
  37. * | |cache| cache index
  38. * | pfn |off| virtual address
  39. * |xxxx:X|zzz|
  40. * | : | |
  41. * | \ / | |
  42. * |trans.| |
  43. * | / \ | |
  44. * |yyyy:Y|zzz| physical address
  45. *
  46. * When the page number is translated to the physical page address, the lowest
  47. * bit(s) (X) that are part of the cache index are also translated (Y).
  48. * If this translation changes bit(s) (X), the cache index is also afected,
  49. * thus resulting in a different cache line than before.
  50. * The kernel does not provide a mechanism to ensure that the page color
  51. * (represented by this bit) remains the same when allocated or when pages
  52. * are remapped. When user pages are mapped into kernel space, the color of
  53. * the page might also change.
  54. *
  55. * We use the address space VMALLOC_END ... VMALLOC_END + DCACHE_WAY_SIZE * 2
  56. * to temporarily map a patch so we can match the color.
  57. */
  58. #if DCACHE_WAY_SIZE > PAGE_SIZE
  59. # define DCACHE_ALIAS_ORDER (DCACHE_WAY_SHIFT - PAGE_SHIFT)
  60. # define DCACHE_ALIAS_MASK (PAGE_MASK & (DCACHE_WAY_SIZE - 1))
  61. # define DCACHE_ALIAS(a) (((a) & DCACHE_ALIAS_MASK) >> PAGE_SHIFT)
  62. # define DCACHE_ALIAS_EQ(a,b) ((((a) ^ (b)) & DCACHE_ALIAS_MASK) == 0)
  63. #else
  64. # define DCACHE_ALIAS_ORDER 0
  65. #endif
  66. #if ICACHE_WAY_SIZE > PAGE_SIZE
  67. # define ICACHE_ALIAS_ORDER (ICACHE_WAY_SHIFT - PAGE_SHIFT)
  68. # define ICACHE_ALIAS_MASK (PAGE_MASK & (ICACHE_WAY_SIZE - 1))
  69. # define ICACHE_ALIAS(a) (((a) & ICACHE_ALIAS_MASK) >> PAGE_SHIFT)
  70. # define ICACHE_ALIAS_EQ(a,b) ((((a) ^ (b)) & ICACHE_ALIAS_MASK) == 0)
  71. #else
  72. # define ICACHE_ALIAS_ORDER 0
  73. #endif
  74. #ifdef __ASSEMBLY__
  75. #define __pgprot(x) (x)
  76. #else
  77. /*
  78. * These are used to make use of C type-checking..
  79. */
  80. typedef struct { unsigned long pte; } pte_t; /* page table entry */
  81. typedef struct { unsigned long pgd; } pgd_t; /* PGD table entry */
  82. typedef struct { unsigned long pgprot; } pgprot_t;
  83. typedef struct page *pgtable_t;
  84. #define pte_val(x) ((x).pte)
  85. #define pgd_val(x) ((x).pgd)
  86. #define pgprot_val(x) ((x).pgprot)
  87. #define __pte(x) ((pte_t) { (x) } )
  88. #define __pgd(x) ((pgd_t) { (x) } )
  89. #define __pgprot(x) ((pgprot_t) { (x) } )
  90. /*
  91. * Pure 2^n version of get_order
  92. * Use 'nsau' instructions if supported by the processor or the generic version.
  93. */
  94. #if XCHAL_HAVE_NSA
  95. static inline __attribute_const__ int get_order(unsigned long size)
  96. {
  97. int lz;
  98. asm ("nsau %0, %1" : "=r" (lz) : "r" ((size - 1) >> PAGE_SHIFT));
  99. return 32 - lz;
  100. }
  101. #else
  102. # include <asm-generic/page.h>
  103. #endif
  104. struct page;
  105. extern void clear_page(void *page);
  106. extern void copy_page(void *to, void *from);
  107. /*
  108. * If we have cache aliasing and writeback caches, we might have to do
  109. * some extra work
  110. */
  111. #if DCACHE_WAY_SIZE > PAGE_SIZE
  112. extern void clear_user_page(void*, unsigned long, struct page*);
  113. extern void copy_user_page(void*, void*, unsigned long, struct page*);
  114. #else
  115. # define clear_user_page(page, vaddr, pg) clear_page(page)
  116. # define copy_user_page(to, from, vaddr, pg) copy_page(to, from)
  117. #endif
  118. /*
  119. * This handles the memory map. We handle pages at
  120. * XCHAL_KSEG_CACHED_VADDR for kernels with 32 bit address space.
  121. * These macros are for conversion of kernel address, not user
  122. * addresses.
  123. */
  124. #define __pa(x) ((unsigned long) (x) - PAGE_OFFSET)
  125. #define __va(x) ((void *)((unsigned long) (x) + PAGE_OFFSET))
  126. #define pfn_valid(pfn) ((unsigned long)pfn < max_mapnr)
  127. #ifdef CONFIG_DISCONTIGMEM
  128. # error CONFIG_DISCONTIGMEM not supported
  129. #endif
  130. #define virt_to_page(kaddr) pfn_to_page(__pa(kaddr) >> PAGE_SHIFT)
  131. #define page_to_virt(page) __va(page_to_pfn(page) << PAGE_SHIFT)
  132. #define virt_addr_valid(kaddr) pfn_valid(__pa(kaddr) >> PAGE_SHIFT)
  133. #define page_to_phys(page) (page_to_pfn(page) << PAGE_SHIFT)
  134. #define WANT_PAGE_VIRTUAL
  135. #endif /* __ASSEMBLY__ */
  136. #define VM_DATA_DEFAULT_FLAGS (VM_READ | VM_WRITE | VM_EXEC | \
  137. VM_MAYREAD | VM_MAYWRITE | VM_MAYEXEC)
  138. #include <asm-generic/memory_model.h>
  139. #endif /* _XTENSA_PAGE_H */