cacheflush.h 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155
  1. /*
  2. * include/asm-xtensa/cacheflush.h
  3. *
  4. * This file is subject to the terms and conditions of the GNU General Public
  5. * License. See the file "COPYING" in the main directory of this archive
  6. * for more details.
  7. *
  8. * (C) 2001 - 2007 Tensilica Inc.
  9. */
  10. #ifndef _XTENSA_CACHEFLUSH_H
  11. #define _XTENSA_CACHEFLUSH_H
  12. #ifdef __KERNEL__
  13. #include <linux/mm.h>
  14. #include <asm/processor.h>
  15. #include <asm/page.h>
  16. /*
  17. * Lo-level routines for cache flushing.
  18. *
  19. * invalidate data or instruction cache:
  20. *
  21. * __invalidate_icache_all()
  22. * __invalidate_icache_page(adr)
  23. * __invalidate_dcache_page(adr)
  24. * __invalidate_icache_range(from,size)
  25. * __invalidate_dcache_range(from,size)
  26. *
  27. * flush data cache:
  28. *
  29. * __flush_dcache_page(adr)
  30. *
  31. * flush and invalidate data cache:
  32. *
  33. * __flush_invalidate_dcache_all()
  34. * __flush_invalidate_dcache_page(adr)
  35. * __flush_invalidate_dcache_range(from,size)
  36. *
  37. * specials for cache aliasing:
  38. *
  39. * __flush_invalidate_dcache_page_alias(vaddr,paddr)
  40. * __invalidate_icache_page_alias(vaddr,paddr)
  41. */
  42. extern void __invalidate_dcache_all(void);
  43. extern void __invalidate_icache_all(void);
  44. extern void __invalidate_dcache_page(unsigned long);
  45. extern void __invalidate_icache_page(unsigned long);
  46. extern void __invalidate_icache_range(unsigned long, unsigned long);
  47. extern void __invalidate_dcache_range(unsigned long, unsigned long);
  48. #if XCHAL_DCACHE_IS_WRITEBACK
  49. extern void __flush_invalidate_dcache_all(void);
  50. extern void __flush_dcache_page(unsigned long);
  51. extern void __flush_dcache_range(unsigned long, unsigned long);
  52. extern void __flush_invalidate_dcache_page(unsigned long);
  53. extern void __flush_invalidate_dcache_range(unsigned long, unsigned long);
  54. #else
  55. # define __flush_dcache_range(p,s) do { } while(0)
  56. # define __flush_dcache_page(p) do { } while(0)
  57. # define __flush_invalidate_dcache_page(p) __invalidate_dcache_page(p)
  58. # define __flush_invalidate_dcache_range(p,s) __invalidate_dcache_range(p,s)
  59. #endif
  60. #if (DCACHE_WAY_SIZE > PAGE_SIZE)
  61. extern void __flush_invalidate_dcache_page_alias(unsigned long, unsigned long);
  62. #endif
  63. #if (ICACHE_WAY_SIZE > PAGE_SIZE)
  64. extern void __invalidate_icache_page_alias(unsigned long, unsigned long);
  65. #else
  66. # define __invalidate_icache_page_alias(v,p) do { } while(0)
  67. #endif
  68. /*
  69. * We have physically tagged caches - nothing to do here -
  70. * unless we have cache aliasing.
  71. *
  72. * Pages can get remapped. Because this might change the 'color' of that page,
  73. * we have to flush the cache before the PTE is changed.
  74. * (see also Documentation/cachetlb.txt)
  75. */
  76. #if (DCACHE_WAY_SIZE > PAGE_SIZE)
  77. #define flush_cache_all() \
  78. do { \
  79. __flush_invalidate_dcache_all(); \
  80. __invalidate_icache_all(); \
  81. } while (0)
  82. #define flush_cache_mm(mm) flush_cache_all()
  83. #define flush_cache_dup_mm(mm) flush_cache_mm(mm)
  84. #define flush_cache_vmap(start,end) flush_cache_all()
  85. #define flush_cache_vunmap(start,end) flush_cache_all()
  86. extern void flush_dcache_page(struct page*);
  87. extern void flush_cache_range(struct vm_area_struct*, ulong, ulong);
  88. extern void flush_cache_page(struct vm_area_struct*, unsigned long, unsigned long);
  89. #else
  90. #define flush_cache_all() do { } while (0)
  91. #define flush_cache_mm(mm) do { } while (0)
  92. #define flush_cache_dup_mm(mm) do { } while (0)
  93. #define flush_cache_vmap(start,end) do { } while (0)
  94. #define flush_cache_vunmap(start,end) do { } while (0)
  95. #define flush_dcache_page(page) do { } while (0)
  96. #define flush_cache_page(vma,addr,pfn) do { } while (0)
  97. #define flush_cache_range(vma,start,end) do { } while (0)
  98. #endif
  99. /* Ensure consistency between data and instruction cache. */
  100. #define flush_icache_range(start,end) \
  101. do { \
  102. __flush_dcache_range(start, (end) - (start)); \
  103. __invalidate_icache_range(start,(end) - (start)); \
  104. } while (0)
  105. /* This is not required, see Documentation/cachetlb.txt */
  106. #define flush_icache_page(vma,page) do { } while (0)
  107. #define flush_dcache_mmap_lock(mapping) do { } while (0)
  108. #define flush_dcache_mmap_unlock(mapping) do { } while (0)
  109. #if (DCACHE_WAY_SIZE > PAGE_SIZE)
  110. extern void copy_to_user_page(struct vm_area_struct*, struct page*,
  111. unsigned long, void*, const void*, unsigned long);
  112. extern void copy_from_user_page(struct vm_area_struct*, struct page*,
  113. unsigned long, void*, const void*, unsigned long);
  114. #else
  115. #define copy_to_user_page(vma, page, vaddr, dst, src, len) \
  116. do { \
  117. memcpy(dst, src, len); \
  118. __flush_dcache_range((unsigned long) dst, len); \
  119. __invalidate_icache_range((unsigned long) dst, len); \
  120. } while (0)
  121. #define copy_from_user_page(vma, page, vaddr, dst, src, len) \
  122. memcpy(dst, src, len)
  123. #endif
  124. #endif /* __KERNEL__ */
  125. #endif /* _XTENSA_CACHEFLUSH_H */