pgtable_32.h 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191
  1. #ifndef ASM_X86__PGTABLE_32_H
  2. #define ASM_X86__PGTABLE_32_H
  3. /*
  4. * The Linux memory management assumes a three-level page table setup. On
  5. * the i386, we use that, but "fold" the mid level into the top-level page
  6. * table, so that we physically have the same two-level page table as the
  7. * i386 mmu expects.
  8. *
  9. * This file contains the functions and defines necessary to modify and use
  10. * the i386 page table tree.
  11. */
  12. #ifndef __ASSEMBLY__
  13. #include <asm/processor.h>
  14. #include <asm/fixmap.h>
  15. #include <linux/threads.h>
  16. #include <asm/paravirt.h>
  17. #include <linux/bitops.h>
  18. #include <linux/slab.h>
  19. #include <linux/list.h>
  20. #include <linux/spinlock.h>
  21. struct mm_struct;
  22. struct vm_area_struct;
  23. extern pgd_t swapper_pg_dir[1024];
  24. static inline void pgtable_cache_init(void) { }
  25. static inline void check_pgt_cache(void) { }
  26. void paging_init(void);
  27. extern void set_pmd_pfn(unsigned long, unsigned long, pgprot_t);
  28. /*
  29. * The Linux x86 paging architecture is 'compile-time dual-mode', it
  30. * implements both the traditional 2-level x86 page tables and the
  31. * newer 3-level PAE-mode page tables.
  32. */
  33. #ifdef CONFIG_X86_PAE
  34. # include <asm/pgtable-3level-defs.h>
  35. # define PMD_SIZE (1UL << PMD_SHIFT)
  36. # define PMD_MASK (~(PMD_SIZE - 1))
  37. #else
  38. # include <asm/pgtable-2level-defs.h>
  39. #endif
  40. #define PGDIR_SIZE (1UL << PGDIR_SHIFT)
  41. #define PGDIR_MASK (~(PGDIR_SIZE - 1))
  42. /* Just any arbitrary offset to the start of the vmalloc VM area: the
  43. * current 8MB value just means that there will be a 8MB "hole" after the
  44. * physical memory until the kernel virtual memory starts. That means that
  45. * any out-of-bounds memory accesses will hopefully be caught.
  46. * The vmalloc() routines leaves a hole of 4kB between each vmalloced
  47. * area for the same reason. ;)
  48. */
  49. #define VMALLOC_OFFSET (8 * 1024 * 1024)
  50. #define VMALLOC_START ((unsigned long)high_memory + VMALLOC_OFFSET)
  51. #ifdef CONFIG_X86_PAE
  52. #define LAST_PKMAP 512
  53. #else
  54. #define LAST_PKMAP 1024
  55. #endif
  56. #define PKMAP_BASE ((FIXADDR_BOOT_START - PAGE_SIZE * (LAST_PKMAP + 1)) \
  57. & PMD_MASK)
  58. #ifdef CONFIG_HIGHMEM
  59. # define VMALLOC_END (PKMAP_BASE - 2 * PAGE_SIZE)
  60. #else
  61. # define VMALLOC_END (FIXADDR_START - 2 * PAGE_SIZE)
  62. #endif
  63. #define MAXMEM (VMALLOC_END - PAGE_OFFSET - __VMALLOC_RESERVE)
  64. /*
  65. * Define this if things work differently on an i386 and an i486:
  66. * it will (on an i486) warn about kernel memory accesses that are
  67. * done without a 'access_ok(VERIFY_WRITE,..)'
  68. */
  69. #undef TEST_ACCESS_OK
  70. /* The boot page tables (all created as a single array) */
  71. extern unsigned long pg0[];
  72. #define pte_present(x) ((x).pte_low & (_PAGE_PRESENT | _PAGE_PROTNONE))
  73. /* To avoid harmful races, pmd_none(x) should check only the lower when PAE */
  74. #define pmd_none(x) (!(unsigned long)pmd_val((x)))
  75. #define pmd_present(x) (pmd_val((x)) & _PAGE_PRESENT)
  76. #define pmd_bad(x) ((pmd_val(x) & (PTE_FLAGS_MASK & ~_PAGE_USER)) != _KERNPG_TABLE)
  77. #define pages_to_mb(x) ((x) >> (20-PAGE_SHIFT))
  78. #ifdef CONFIG_X86_PAE
  79. # include <asm/pgtable-3level.h>
  80. #else
  81. # include <asm/pgtable-2level.h>
  82. #endif
  83. /*
  84. * Macro to mark a page protection value as "uncacheable".
  85. * On processors which do not support it, this is a no-op.
  86. */
  87. #define pgprot_noncached(prot) \
  88. ((boot_cpu_data.x86 > 3) \
  89. ? (__pgprot(pgprot_val(prot) | _PAGE_PCD | _PAGE_PWT)) \
  90. : (prot))
  91. /*
  92. * Conversion functions: convert a page and protection to a page entry,
  93. * and a page entry and page directory to the page they refer to.
  94. */
  95. #define mk_pte(page, pgprot) pfn_pte(page_to_pfn(page), (pgprot))
  96. static inline int pud_large(pud_t pud) { return 0; }
  97. /*
  98. * the pmd page can be thought of an array like this: pmd_t[PTRS_PER_PMD]
  99. *
  100. * this macro returns the index of the entry in the pmd page which would
  101. * control the given virtual address
  102. */
  103. #define pmd_index(address) \
  104. (((address) >> PMD_SHIFT) & (PTRS_PER_PMD - 1))
  105. /*
  106. * the pte page can be thought of an array like this: pte_t[PTRS_PER_PTE]
  107. *
  108. * this macro returns the index of the entry in the pte page which would
  109. * control the given virtual address
  110. */
  111. #define pte_index(address) \
  112. (((address) >> PAGE_SHIFT) & (PTRS_PER_PTE - 1))
  113. #define pte_offset_kernel(dir, address) \
  114. ((pte_t *)pmd_page_vaddr(*(dir)) + pte_index((address)))
  115. #define pmd_page(pmd) (pfn_to_page(pmd_val((pmd)) >> PAGE_SHIFT))
  116. #define pmd_page_vaddr(pmd) \
  117. ((unsigned long)__va(pmd_val((pmd)) & PTE_PFN_MASK))
  118. #if defined(CONFIG_HIGHPTE)
  119. #define pte_offset_map(dir, address) \
  120. ((pte_t *)kmap_atomic_pte(pmd_page(*(dir)), KM_PTE0) + \
  121. pte_index((address)))
  122. #define pte_offset_map_nested(dir, address) \
  123. ((pte_t *)kmap_atomic_pte(pmd_page(*(dir)), KM_PTE1) + \
  124. pte_index((address)))
  125. #define pte_unmap(pte) kunmap_atomic((pte), KM_PTE0)
  126. #define pte_unmap_nested(pte) kunmap_atomic((pte), KM_PTE1)
  127. #else
  128. #define pte_offset_map(dir, address) \
  129. ((pte_t *)page_address(pmd_page(*(dir))) + pte_index((address)))
  130. #define pte_offset_map_nested(dir, address) pte_offset_map((dir), (address))
  131. #define pte_unmap(pte) do { } while (0)
  132. #define pte_unmap_nested(pte) do { } while (0)
  133. #endif
  134. /* Clear a kernel PTE and flush it from the TLB */
  135. #define kpte_clear_flush(ptep, vaddr) \
  136. do { \
  137. pte_clear(&init_mm, (vaddr), (ptep)); \
  138. __flush_tlb_one((vaddr)); \
  139. } while (0)
  140. /*
  141. * The i386 doesn't have any external MMU info: the kernel page
  142. * tables contain all the necessary information.
  143. */
  144. #define update_mmu_cache(vma, address, pte) do { } while (0)
  145. #endif /* !__ASSEMBLY__ */
  146. /*
  147. * kern_addr_valid() is (1) for FLATMEM and (0) for
  148. * SPARSEMEM and DISCONTIGMEM
  149. */
  150. #ifdef CONFIG_FLATMEM
  151. #define kern_addr_valid(addr) (1)
  152. #else
  153. #define kern_addr_valid(kaddr) (0)
  154. #endif
  155. #define io_remap_pfn_range(vma, vaddr, pfn, size, prot) \
  156. remap_pfn_range(vma, vaddr, pfn, size, prot)
  157. #endif /* ASM_X86__PGTABLE_32_H */