kvm.h 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233
  1. #ifndef ASM_X86__KVM_H
  2. #define ASM_X86__KVM_H
  3. /*
  4. * KVM x86 specific structures and definitions
  5. *
  6. */
  7. #include <asm/types.h>
  8. #include <linux/ioctl.h>
  9. /* Architectural interrupt line count. */
  10. #define KVM_NR_INTERRUPTS 256
  11. struct kvm_memory_alias {
  12. __u32 slot; /* this has a different namespace than memory slots */
  13. __u32 flags;
  14. __u64 guest_phys_addr;
  15. __u64 memory_size;
  16. __u64 target_phys_addr;
  17. };
  18. /* for KVM_GET_IRQCHIP and KVM_SET_IRQCHIP */
  19. struct kvm_pic_state {
  20. __u8 last_irr; /* edge detection */
  21. __u8 irr; /* interrupt request register */
  22. __u8 imr; /* interrupt mask register */
  23. __u8 isr; /* interrupt service register */
  24. __u8 priority_add; /* highest irq priority */
  25. __u8 irq_base;
  26. __u8 read_reg_select;
  27. __u8 poll;
  28. __u8 special_mask;
  29. __u8 init_state;
  30. __u8 auto_eoi;
  31. __u8 rotate_on_auto_eoi;
  32. __u8 special_fully_nested_mode;
  33. __u8 init4; /* true if 4 byte init */
  34. __u8 elcr; /* PIIX edge/trigger selection */
  35. __u8 elcr_mask;
  36. };
  37. #define KVM_IOAPIC_NUM_PINS 24
  38. struct kvm_ioapic_state {
  39. __u64 base_address;
  40. __u32 ioregsel;
  41. __u32 id;
  42. __u32 irr;
  43. __u32 pad;
  44. union {
  45. __u64 bits;
  46. struct {
  47. __u8 vector;
  48. __u8 delivery_mode:3;
  49. __u8 dest_mode:1;
  50. __u8 delivery_status:1;
  51. __u8 polarity:1;
  52. __u8 remote_irr:1;
  53. __u8 trig_mode:1;
  54. __u8 mask:1;
  55. __u8 reserve:7;
  56. __u8 reserved[4];
  57. __u8 dest_id;
  58. } fields;
  59. } redirtbl[KVM_IOAPIC_NUM_PINS];
  60. };
  61. #define KVM_IRQCHIP_PIC_MASTER 0
  62. #define KVM_IRQCHIP_PIC_SLAVE 1
  63. #define KVM_IRQCHIP_IOAPIC 2
  64. /* for KVM_GET_REGS and KVM_SET_REGS */
  65. struct kvm_regs {
  66. /* out (KVM_GET_REGS) / in (KVM_SET_REGS) */
  67. __u64 rax, rbx, rcx, rdx;
  68. __u64 rsi, rdi, rsp, rbp;
  69. __u64 r8, r9, r10, r11;
  70. __u64 r12, r13, r14, r15;
  71. __u64 rip, rflags;
  72. };
  73. /* for KVM_GET_LAPIC and KVM_SET_LAPIC */
  74. #define KVM_APIC_REG_SIZE 0x400
  75. struct kvm_lapic_state {
  76. char regs[KVM_APIC_REG_SIZE];
  77. };
  78. struct kvm_segment {
  79. __u64 base;
  80. __u32 limit;
  81. __u16 selector;
  82. __u8 type;
  83. __u8 present, dpl, db, s, l, g, avl;
  84. __u8 unusable;
  85. __u8 padding;
  86. };
  87. struct kvm_dtable {
  88. __u64 base;
  89. __u16 limit;
  90. __u16 padding[3];
  91. };
  92. /* for KVM_GET_SREGS and KVM_SET_SREGS */
  93. struct kvm_sregs {
  94. /* out (KVM_GET_SREGS) / in (KVM_SET_SREGS) */
  95. struct kvm_segment cs, ds, es, fs, gs, ss;
  96. struct kvm_segment tr, ldt;
  97. struct kvm_dtable gdt, idt;
  98. __u64 cr0, cr2, cr3, cr4, cr8;
  99. __u64 efer;
  100. __u64 apic_base;
  101. __u64 interrupt_bitmap[(KVM_NR_INTERRUPTS + 63) / 64];
  102. };
  103. /* for KVM_GET_FPU and KVM_SET_FPU */
  104. struct kvm_fpu {
  105. __u8 fpr[8][16];
  106. __u16 fcw;
  107. __u16 fsw;
  108. __u8 ftwx; /* in fxsave format */
  109. __u8 pad1;
  110. __u16 last_opcode;
  111. __u64 last_ip;
  112. __u64 last_dp;
  113. __u8 xmm[16][16];
  114. __u32 mxcsr;
  115. __u32 pad2;
  116. };
  117. struct kvm_msr_entry {
  118. __u32 index;
  119. __u32 reserved;
  120. __u64 data;
  121. };
  122. /* for KVM_GET_MSRS and KVM_SET_MSRS */
  123. struct kvm_msrs {
  124. __u32 nmsrs; /* number of msrs in entries */
  125. __u32 pad;
  126. struct kvm_msr_entry entries[0];
  127. };
  128. /* for KVM_GET_MSR_INDEX_LIST */
  129. struct kvm_msr_list {
  130. __u32 nmsrs; /* number of msrs in entries */
  131. __u32 indices[0];
  132. };
  133. struct kvm_cpuid_entry {
  134. __u32 function;
  135. __u32 eax;
  136. __u32 ebx;
  137. __u32 ecx;
  138. __u32 edx;
  139. __u32 padding;
  140. };
  141. /* for KVM_SET_CPUID */
  142. struct kvm_cpuid {
  143. __u32 nent;
  144. __u32 padding;
  145. struct kvm_cpuid_entry entries[0];
  146. };
  147. struct kvm_cpuid_entry2 {
  148. __u32 function;
  149. __u32 index;
  150. __u32 flags;
  151. __u32 eax;
  152. __u32 ebx;
  153. __u32 ecx;
  154. __u32 edx;
  155. __u32 padding[3];
  156. };
  157. #define KVM_CPUID_FLAG_SIGNIFCANT_INDEX 1
  158. #define KVM_CPUID_FLAG_STATEFUL_FUNC 2
  159. #define KVM_CPUID_FLAG_STATE_READ_NEXT 4
  160. /* for KVM_SET_CPUID2 */
  161. struct kvm_cpuid2 {
  162. __u32 nent;
  163. __u32 padding;
  164. struct kvm_cpuid_entry2 entries[0];
  165. };
  166. /* for KVM_GET_PIT and KVM_SET_PIT */
  167. struct kvm_pit_channel_state {
  168. __u32 count; /* can be 65536 */
  169. __u16 latched_count;
  170. __u8 count_latched;
  171. __u8 status_latched;
  172. __u8 status;
  173. __u8 read_state;
  174. __u8 write_state;
  175. __u8 write_latch;
  176. __u8 rw_mode;
  177. __u8 mode;
  178. __u8 bcd;
  179. __u8 gate;
  180. __s64 count_load_time;
  181. };
  182. struct kvm_pit_state {
  183. struct kvm_pit_channel_state channels[3];
  184. };
  185. #define KVM_TRC_INJ_VIRQ (KVM_TRC_HANDLER + 0x02)
  186. #define KVM_TRC_REDELIVER_EVT (KVM_TRC_HANDLER + 0x03)
  187. #define KVM_TRC_PEND_INTR (KVM_TRC_HANDLER + 0x04)
  188. #define KVM_TRC_IO_READ (KVM_TRC_HANDLER + 0x05)
  189. #define KVM_TRC_IO_WRITE (KVM_TRC_HANDLER + 0x06)
  190. #define KVM_TRC_CR_READ (KVM_TRC_HANDLER + 0x07)
  191. #define KVM_TRC_CR_WRITE (KVM_TRC_HANDLER + 0x08)
  192. #define KVM_TRC_DR_READ (KVM_TRC_HANDLER + 0x09)
  193. #define KVM_TRC_DR_WRITE (KVM_TRC_HANDLER + 0x0A)
  194. #define KVM_TRC_MSR_READ (KVM_TRC_HANDLER + 0x0B)
  195. #define KVM_TRC_MSR_WRITE (KVM_TRC_HANDLER + 0x0C)
  196. #define KVM_TRC_CPUID (KVM_TRC_HANDLER + 0x0D)
  197. #define KVM_TRC_INTR (KVM_TRC_HANDLER + 0x0E)
  198. #define KVM_TRC_NMI (KVM_TRC_HANDLER + 0x0F)
  199. #define KVM_TRC_VMMCALL (KVM_TRC_HANDLER + 0x10)
  200. #define KVM_TRC_HLT (KVM_TRC_HANDLER + 0x11)
  201. #define KVM_TRC_CLTS (KVM_TRC_HANDLER + 0x12)
  202. #define KVM_TRC_LMSW (KVM_TRC_HANDLER + 0x13)
  203. #define KVM_TRC_APIC_ACCESS (KVM_TRC_HANDLER + 0x14)
  204. #define KVM_TRC_TDP_FAULT (KVM_TRC_HANDLER + 0x15)
  205. #endif /* ASM_X86__KVM_H */