cpufeature.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227
  1. /*
  2. * Defines x86 CPU feature bits
  3. */
  4. #ifndef ASM_X86__CPUFEATURE_H
  5. #define ASM_X86__CPUFEATURE_H
  6. #include <asm/required-features.h>
  7. #define NCAPINTS 8 /* N 32-bit words worth of info */
  8. /* Intel-defined CPU features, CPUID level 0x00000001 (edx), word 0 */
  9. #define X86_FEATURE_FPU (0*32+ 0) /* Onboard FPU */
  10. #define X86_FEATURE_VME (0*32+ 1) /* Virtual Mode Extensions */
  11. #define X86_FEATURE_DE (0*32+ 2) /* Debugging Extensions */
  12. #define X86_FEATURE_PSE (0*32+ 3) /* Page Size Extensions */
  13. #define X86_FEATURE_TSC (0*32+ 4) /* Time Stamp Counter */
  14. #define X86_FEATURE_MSR (0*32+ 5) /* Model-Specific Registers, RDMSR, WRMSR */
  15. #define X86_FEATURE_PAE (0*32+ 6) /* Physical Address Extensions */
  16. #define X86_FEATURE_MCE (0*32+ 7) /* Machine Check Architecture */
  17. #define X86_FEATURE_CX8 (0*32+ 8) /* CMPXCHG8 instruction */
  18. #define X86_FEATURE_APIC (0*32+ 9) /* Onboard APIC */
  19. #define X86_FEATURE_SEP (0*32+11) /* SYSENTER/SYSEXIT */
  20. #define X86_FEATURE_MTRR (0*32+12) /* Memory Type Range Registers */
  21. #define X86_FEATURE_PGE (0*32+13) /* Page Global Enable */
  22. #define X86_FEATURE_MCA (0*32+14) /* Machine Check Architecture */
  23. #define X86_FEATURE_CMOV (0*32+15) /* CMOV instruction (FCMOVCC and FCOMI too if FPU present) */
  24. #define X86_FEATURE_PAT (0*32+16) /* Page Attribute Table */
  25. #define X86_FEATURE_PSE36 (0*32+17) /* 36-bit PSEs */
  26. #define X86_FEATURE_PN (0*32+18) /* Processor serial number */
  27. #define X86_FEATURE_CLFLSH (0*32+19) /* Supports the CLFLUSH instruction */
  28. #define X86_FEATURE_DS (0*32+21) /* Debug Store */
  29. #define X86_FEATURE_ACPI (0*32+22) /* ACPI via MSR */
  30. #define X86_FEATURE_MMX (0*32+23) /* Multimedia Extensions */
  31. #define X86_FEATURE_FXSR (0*32+24) /* FXSAVE and FXRSTOR instructions (fast save and restore */
  32. /* of FPU context), and CR4.OSFXSR available */
  33. #define X86_FEATURE_XMM (0*32+25) /* Streaming SIMD Extensions */
  34. #define X86_FEATURE_XMM2 (0*32+26) /* Streaming SIMD Extensions-2 */
  35. #define X86_FEATURE_SELFSNOOP (0*32+27) /* CPU self snoop */
  36. #define X86_FEATURE_HT (0*32+28) /* Hyper-Threading */
  37. #define X86_FEATURE_ACC (0*32+29) /* Automatic clock control */
  38. #define X86_FEATURE_IA64 (0*32+30) /* IA-64 processor */
  39. /* AMD-defined CPU features, CPUID level 0x80000001, word 1 */
  40. /* Don't duplicate feature flags which are redundant with Intel! */
  41. #define X86_FEATURE_SYSCALL (1*32+11) /* SYSCALL/SYSRET */
  42. #define X86_FEATURE_MP (1*32+19) /* MP Capable. */
  43. #define X86_FEATURE_NX (1*32+20) /* Execute Disable */
  44. #define X86_FEATURE_MMXEXT (1*32+22) /* AMD MMX extensions */
  45. #define X86_FEATURE_GBPAGES (1*32+26) /* GB pages */
  46. #define X86_FEATURE_RDTSCP (1*32+27) /* RDTSCP */
  47. #define X86_FEATURE_LM (1*32+29) /* Long Mode (x86-64) */
  48. #define X86_FEATURE_3DNOWEXT (1*32+30) /* AMD 3DNow! extensions */
  49. #define X86_FEATURE_3DNOW (1*32+31) /* 3DNow! */
  50. /* Transmeta-defined CPU features, CPUID level 0x80860001, word 2 */
  51. #define X86_FEATURE_RECOVERY (2*32+ 0) /* CPU in recovery mode */
  52. #define X86_FEATURE_LONGRUN (2*32+ 1) /* Longrun power control */
  53. #define X86_FEATURE_LRTI (2*32+ 3) /* LongRun table interface */
  54. /* Other features, Linux-defined mapping, word 3 */
  55. /* This range is used for feature bits which conflict or are synthesized */
  56. #define X86_FEATURE_CXMMX (3*32+ 0) /* Cyrix MMX extensions */
  57. #define X86_FEATURE_K6_MTRR (3*32+ 1) /* AMD K6 nonstandard MTRRs */
  58. #define X86_FEATURE_CYRIX_ARR (3*32+ 2) /* Cyrix ARRs (= MTRRs) */
  59. #define X86_FEATURE_CENTAUR_MCR (3*32+ 3) /* Centaur MCRs (= MTRRs) */
  60. /* cpu types for specific tunings: */
  61. #define X86_FEATURE_K8 (3*32+ 4) /* Opteron, Athlon64 */
  62. #define X86_FEATURE_K7 (3*32+ 5) /* Athlon */
  63. #define X86_FEATURE_P3 (3*32+ 6) /* P3 */
  64. #define X86_FEATURE_P4 (3*32+ 7) /* P4 */
  65. #define X86_FEATURE_CONSTANT_TSC (3*32+ 8) /* TSC ticks at a constant rate */
  66. #define X86_FEATURE_UP (3*32+ 9) /* smp kernel running on up */
  67. #define X86_FEATURE_FXSAVE_LEAK (3*32+10) /* FXSAVE leaks FOP/FIP/FOP */
  68. #define X86_FEATURE_ARCH_PERFMON (3*32+11) /* Intel Architectural PerfMon */
  69. #define X86_FEATURE_PEBS (3*32+12) /* Precise-Event Based Sampling */
  70. #define X86_FEATURE_BTS (3*32+13) /* Branch Trace Store */
  71. #define X86_FEATURE_SYSCALL32 (3*32+14) /* syscall in ia32 userspace */
  72. #define X86_FEATURE_SYSENTER32 (3*32+15) /* sysenter in ia32 userspace */
  73. #define X86_FEATURE_REP_GOOD (3*32+16) /* rep microcode works well on this CPU */
  74. #define X86_FEATURE_MFENCE_RDTSC (3*32+17) /* Mfence synchronizes RDTSC */
  75. #define X86_FEATURE_LFENCE_RDTSC (3*32+18) /* Lfence synchronizes RDTSC */
  76. #define X86_FEATURE_11AP (3*32+19) /* Bad local APIC aka 11AP */
  77. #define X86_FEATURE_NOPL (3*32+20) /* The NOPL (0F 1F) instructions */
  78. #define X86_FEATURE_AMDC1E (3*32+21) /* AMD C1E detected */
  79. /* Intel-defined CPU features, CPUID level 0x00000001 (ecx), word 4 */
  80. #define X86_FEATURE_XMM3 (4*32+ 0) /* Streaming SIMD Extensions-3 */
  81. #define X86_FEATURE_MWAIT (4*32+ 3) /* Monitor/Mwait support */
  82. #define X86_FEATURE_DSCPL (4*32+ 4) /* CPL Qualified Debug Store */
  83. #define X86_FEATURE_EST (4*32+ 7) /* Enhanced SpeedStep */
  84. #define X86_FEATURE_TM2 (4*32+ 8) /* Thermal Monitor 2 */
  85. #define X86_FEATURE_CID (4*32+10) /* Context ID */
  86. #define X86_FEATURE_CX16 (4*32+13) /* CMPXCHG16B */
  87. #define X86_FEATURE_XTPR (4*32+14) /* Send Task Priority Messages */
  88. #define X86_FEATURE_DCA (4*32+18) /* Direct Cache Access */
  89. #define X86_FEATURE_XMM4_2 (4*32+20) /* Streaming SIMD Extensions-4.2 */
  90. /* VIA/Cyrix/Centaur-defined CPU features, CPUID level 0xC0000001, word 5 */
  91. #define X86_FEATURE_XSTORE (5*32+ 2) /* on-CPU RNG present (xstore insn) */
  92. #define X86_FEATURE_XSTORE_EN (5*32+ 3) /* on-CPU RNG enabled */
  93. #define X86_FEATURE_XCRYPT (5*32+ 6) /* on-CPU crypto (xcrypt insn) */
  94. #define X86_FEATURE_XCRYPT_EN (5*32+ 7) /* on-CPU crypto enabled */
  95. #define X86_FEATURE_ACE2 (5*32+ 8) /* Advanced Cryptography Engine v2 */
  96. #define X86_FEATURE_ACE2_EN (5*32+ 9) /* ACE v2 enabled */
  97. #define X86_FEATURE_PHE (5*32+ 10) /* PadLock Hash Engine */
  98. #define X86_FEATURE_PHE_EN (5*32+ 11) /* PHE enabled */
  99. #define X86_FEATURE_PMM (5*32+ 12) /* PadLock Montgomery Multiplier */
  100. #define X86_FEATURE_PMM_EN (5*32+ 13) /* PMM enabled */
  101. /* More extended AMD flags: CPUID level 0x80000001, ecx, word 6 */
  102. #define X86_FEATURE_LAHF_LM (6*32+ 0) /* LAHF/SAHF in long mode */
  103. #define X86_FEATURE_CMP_LEGACY (6*32+ 1) /* If yes HyperThreading not valid */
  104. #define X86_FEATURE_IBS (6*32+ 10) /* Instruction Based Sampling */
  105. /*
  106. * Auxiliary flags: Linux defined - For features scattered in various
  107. * CPUID levels like 0x6, 0xA etc
  108. */
  109. #define X86_FEATURE_IDA (7*32+ 0) /* Intel Dynamic Acceleration */
  110. #if defined(__KERNEL__) && !defined(__ASSEMBLY__)
  111. #include <linux/bitops.h>
  112. extern const char * const x86_cap_flags[NCAPINTS*32];
  113. extern const char * const x86_power_flags[32];
  114. #define test_cpu_cap(c, bit) \
  115. test_bit(bit, (unsigned long *)((c)->x86_capability))
  116. #define cpu_has(c, bit) \
  117. (__builtin_constant_p(bit) && \
  118. ( (((bit)>>5)==0 && (1UL<<((bit)&31) & REQUIRED_MASK0)) || \
  119. (((bit)>>5)==1 && (1UL<<((bit)&31) & REQUIRED_MASK1)) || \
  120. (((bit)>>5)==2 && (1UL<<((bit)&31) & REQUIRED_MASK2)) || \
  121. (((bit)>>5)==3 && (1UL<<((bit)&31) & REQUIRED_MASK3)) || \
  122. (((bit)>>5)==4 && (1UL<<((bit)&31) & REQUIRED_MASK4)) || \
  123. (((bit)>>5)==5 && (1UL<<((bit)&31) & REQUIRED_MASK5)) || \
  124. (((bit)>>5)==6 && (1UL<<((bit)&31) & REQUIRED_MASK6)) || \
  125. (((bit)>>5)==7 && (1UL<<((bit)&31) & REQUIRED_MASK7)) ) \
  126. ? 1 : \
  127. test_cpu_cap(c, bit))
  128. #define boot_cpu_has(bit) cpu_has(&boot_cpu_data, bit)
  129. #define set_cpu_cap(c, bit) set_bit(bit, (unsigned long *)((c)->x86_capability))
  130. #define clear_cpu_cap(c, bit) clear_bit(bit, (unsigned long *)((c)->x86_capability))
  131. #define setup_clear_cpu_cap(bit) do { \
  132. clear_cpu_cap(&boot_cpu_data, bit); \
  133. set_bit(bit, (unsigned long *)cleared_cpu_caps); \
  134. } while (0)
  135. #define setup_force_cpu_cap(bit) do { \
  136. set_cpu_cap(&boot_cpu_data, bit); \
  137. clear_bit(bit, (unsigned long *)cleared_cpu_caps); \
  138. } while (0)
  139. #define cpu_has_fpu boot_cpu_has(X86_FEATURE_FPU)
  140. #define cpu_has_vme boot_cpu_has(X86_FEATURE_VME)
  141. #define cpu_has_de boot_cpu_has(X86_FEATURE_DE)
  142. #define cpu_has_pse boot_cpu_has(X86_FEATURE_PSE)
  143. #define cpu_has_tsc boot_cpu_has(X86_FEATURE_TSC)
  144. #define cpu_has_pae boot_cpu_has(X86_FEATURE_PAE)
  145. #define cpu_has_pge boot_cpu_has(X86_FEATURE_PGE)
  146. #define cpu_has_apic boot_cpu_has(X86_FEATURE_APIC)
  147. #define cpu_has_sep boot_cpu_has(X86_FEATURE_SEP)
  148. #define cpu_has_mtrr boot_cpu_has(X86_FEATURE_MTRR)
  149. #define cpu_has_mmx boot_cpu_has(X86_FEATURE_MMX)
  150. #define cpu_has_fxsr boot_cpu_has(X86_FEATURE_FXSR)
  151. #define cpu_has_xmm boot_cpu_has(X86_FEATURE_XMM)
  152. #define cpu_has_xmm2 boot_cpu_has(X86_FEATURE_XMM2)
  153. #define cpu_has_xmm3 boot_cpu_has(X86_FEATURE_XMM3)
  154. #define cpu_has_ht boot_cpu_has(X86_FEATURE_HT)
  155. #define cpu_has_mp boot_cpu_has(X86_FEATURE_MP)
  156. #define cpu_has_nx boot_cpu_has(X86_FEATURE_NX)
  157. #define cpu_has_k6_mtrr boot_cpu_has(X86_FEATURE_K6_MTRR)
  158. #define cpu_has_cyrix_arr boot_cpu_has(X86_FEATURE_CYRIX_ARR)
  159. #define cpu_has_centaur_mcr boot_cpu_has(X86_FEATURE_CENTAUR_MCR)
  160. #define cpu_has_xstore boot_cpu_has(X86_FEATURE_XSTORE)
  161. #define cpu_has_xstore_enabled boot_cpu_has(X86_FEATURE_XSTORE_EN)
  162. #define cpu_has_xcrypt boot_cpu_has(X86_FEATURE_XCRYPT)
  163. #define cpu_has_xcrypt_enabled boot_cpu_has(X86_FEATURE_XCRYPT_EN)
  164. #define cpu_has_ace2 boot_cpu_has(X86_FEATURE_ACE2)
  165. #define cpu_has_ace2_enabled boot_cpu_has(X86_FEATURE_ACE2_EN)
  166. #define cpu_has_phe boot_cpu_has(X86_FEATURE_PHE)
  167. #define cpu_has_phe_enabled boot_cpu_has(X86_FEATURE_PHE_EN)
  168. #define cpu_has_pmm boot_cpu_has(X86_FEATURE_PMM)
  169. #define cpu_has_pmm_enabled boot_cpu_has(X86_FEATURE_PMM_EN)
  170. #define cpu_has_ds boot_cpu_has(X86_FEATURE_DS)
  171. #define cpu_has_pebs boot_cpu_has(X86_FEATURE_PEBS)
  172. #define cpu_has_clflush boot_cpu_has(X86_FEATURE_CLFLSH)
  173. #define cpu_has_bts boot_cpu_has(X86_FEATURE_BTS)
  174. #define cpu_has_gbpages boot_cpu_has(X86_FEATURE_GBPAGES)
  175. #define cpu_has_arch_perfmon boot_cpu_has(X86_FEATURE_ARCH_PERFMON)
  176. #define cpu_has_pat boot_cpu_has(X86_FEATURE_PAT)
  177. #define cpu_has_xmm4_2 boot_cpu_has(X86_FEATURE_XMM4_2)
  178. #if defined(CONFIG_X86_INVLPG) || defined(CONFIG_X86_64)
  179. # define cpu_has_invlpg 1
  180. #else
  181. # define cpu_has_invlpg (boot_cpu_data.x86 > 3)
  182. #endif
  183. #ifdef CONFIG_X86_64
  184. #undef cpu_has_vme
  185. #define cpu_has_vme 0
  186. #undef cpu_has_pae
  187. #define cpu_has_pae ___BUG___
  188. #undef cpu_has_mp
  189. #define cpu_has_mp 1
  190. #undef cpu_has_k6_mtrr
  191. #define cpu_has_k6_mtrr 0
  192. #undef cpu_has_cyrix_arr
  193. #define cpu_has_cyrix_arr 0
  194. #undef cpu_has_centaur_mcr
  195. #define cpu_has_centaur_mcr 0
  196. #endif /* CONFIG_X86_64 */
  197. #endif /* defined(__KERNEL__) && !defined(__ASSEMBLY__) */
  198. #endif /* ASM_X86__CPUFEATURE_H */