apicdef.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414
  1. #ifndef ASM_X86__APICDEF_H
  2. #define ASM_X86__APICDEF_H
  3. /*
  4. * Constants for various Intel APICs. (local APIC, IOAPIC, etc.)
  5. *
  6. * Alan Cox <Alan.Cox@linux.org>, 1995.
  7. * Ingo Molnar <mingo@redhat.com>, 1999, 2000
  8. */
  9. #define APIC_DEFAULT_PHYS_BASE 0xfee00000
  10. #define APIC_ID 0x20
  11. #define APIC_LVR 0x30
  12. #define APIC_LVR_MASK 0xFF00FF
  13. #define GET_APIC_VERSION(x) ((x) & 0xFFu)
  14. #define GET_APIC_MAXLVT(x) (((x) >> 16) & 0xFFu)
  15. #ifdef CONFIG_X86_32
  16. # define APIC_INTEGRATED(x) ((x) & 0xF0u)
  17. #else
  18. # define APIC_INTEGRATED(x) (1)
  19. #endif
  20. #define APIC_XAPIC(x) ((x) >= 0x14)
  21. #define APIC_TASKPRI 0x80
  22. #define APIC_TPRI_MASK 0xFFu
  23. #define APIC_ARBPRI 0x90
  24. #define APIC_ARBPRI_MASK 0xFFu
  25. #define APIC_PROCPRI 0xA0
  26. #define APIC_EOI 0xB0
  27. #define APIC_EIO_ACK 0x0
  28. #define APIC_RRR 0xC0
  29. #define APIC_LDR 0xD0
  30. #define APIC_LDR_MASK (0xFFu << 24)
  31. #define GET_APIC_LOGICAL_ID(x) (((x) >> 24) & 0xFFu)
  32. #define SET_APIC_LOGICAL_ID(x) (((x) << 24))
  33. #define APIC_ALL_CPUS 0xFFu
  34. #define APIC_DFR 0xE0
  35. #define APIC_DFR_CLUSTER 0x0FFFFFFFul
  36. #define APIC_DFR_FLAT 0xFFFFFFFFul
  37. #define APIC_SPIV 0xF0
  38. #define APIC_SPIV_FOCUS_DISABLED (1 << 9)
  39. #define APIC_SPIV_APIC_ENABLED (1 << 8)
  40. #define APIC_ISR 0x100
  41. #define APIC_ISR_NR 0x8 /* Number of 32 bit ISR registers. */
  42. #define APIC_TMR 0x180
  43. #define APIC_IRR 0x200
  44. #define APIC_ESR 0x280
  45. #define APIC_ESR_SEND_CS 0x00001
  46. #define APIC_ESR_RECV_CS 0x00002
  47. #define APIC_ESR_SEND_ACC 0x00004
  48. #define APIC_ESR_RECV_ACC 0x00008
  49. #define APIC_ESR_SENDILL 0x00020
  50. #define APIC_ESR_RECVILL 0x00040
  51. #define APIC_ESR_ILLREGA 0x00080
  52. #define APIC_ICR 0x300
  53. #define APIC_DEST_SELF 0x40000
  54. #define APIC_DEST_ALLINC 0x80000
  55. #define APIC_DEST_ALLBUT 0xC0000
  56. #define APIC_ICR_RR_MASK 0x30000
  57. #define APIC_ICR_RR_INVALID 0x00000
  58. #define APIC_ICR_RR_INPROG 0x10000
  59. #define APIC_ICR_RR_VALID 0x20000
  60. #define APIC_INT_LEVELTRIG 0x08000
  61. #define APIC_INT_ASSERT 0x04000
  62. #define APIC_ICR_BUSY 0x01000
  63. #define APIC_DEST_LOGICAL 0x00800
  64. #define APIC_DEST_PHYSICAL 0x00000
  65. #define APIC_DM_FIXED 0x00000
  66. #define APIC_DM_LOWEST 0x00100
  67. #define APIC_DM_SMI 0x00200
  68. #define APIC_DM_REMRD 0x00300
  69. #define APIC_DM_NMI 0x00400
  70. #define APIC_DM_INIT 0x00500
  71. #define APIC_DM_STARTUP 0x00600
  72. #define APIC_DM_EXTINT 0x00700
  73. #define APIC_VECTOR_MASK 0x000FF
  74. #define APIC_ICR2 0x310
  75. #define GET_APIC_DEST_FIELD(x) (((x) >> 24) & 0xFF)
  76. #define SET_APIC_DEST_FIELD(x) ((x) << 24)
  77. #define APIC_LVTT 0x320
  78. #define APIC_LVTTHMR 0x330
  79. #define APIC_LVTPC 0x340
  80. #define APIC_LVT0 0x350
  81. #define APIC_LVT_TIMER_BASE_MASK (0x3 << 18)
  82. #define GET_APIC_TIMER_BASE(x) (((x) >> 18) & 0x3)
  83. #define SET_APIC_TIMER_BASE(x) (((x) << 18))
  84. #define APIC_TIMER_BASE_CLKIN 0x0
  85. #define APIC_TIMER_BASE_TMBASE 0x1
  86. #define APIC_TIMER_BASE_DIV 0x2
  87. #define APIC_LVT_TIMER_PERIODIC (1 << 17)
  88. #define APIC_LVT_MASKED (1 << 16)
  89. #define APIC_LVT_LEVEL_TRIGGER (1 << 15)
  90. #define APIC_LVT_REMOTE_IRR (1 << 14)
  91. #define APIC_INPUT_POLARITY (1 << 13)
  92. #define APIC_SEND_PENDING (1 << 12)
  93. #define APIC_MODE_MASK 0x700
  94. #define GET_APIC_DELIVERY_MODE(x) (((x) >> 8) & 0x7)
  95. #define SET_APIC_DELIVERY_MODE(x, y) (((x) & ~0x700) | ((y) << 8))
  96. #define APIC_MODE_FIXED 0x0
  97. #define APIC_MODE_NMI 0x4
  98. #define APIC_MODE_EXTINT 0x7
  99. #define APIC_LVT1 0x360
  100. #define APIC_LVTERR 0x370
  101. #define APIC_TMICT 0x380
  102. #define APIC_TMCCT 0x390
  103. #define APIC_TDCR 0x3E0
  104. #define APIC_TDR_DIV_TMBASE (1 << 2)
  105. #define APIC_TDR_DIV_1 0xB
  106. #define APIC_TDR_DIV_2 0x0
  107. #define APIC_TDR_DIV_4 0x1
  108. #define APIC_TDR_DIV_8 0x2
  109. #define APIC_TDR_DIV_16 0x3
  110. #define APIC_TDR_DIV_32 0x8
  111. #define APIC_TDR_DIV_64 0x9
  112. #define APIC_TDR_DIV_128 0xA
  113. #define APIC_EILVT0 0x500
  114. #define APIC_EILVT_NR_AMD_K8 1 /* # of extended interrupts */
  115. #define APIC_EILVT_NR_AMD_10H 4
  116. #define APIC_EILVT_LVTOFF(x) (((x) >> 4) & 0xF)
  117. #define APIC_EILVT_MSG_FIX 0x0
  118. #define APIC_EILVT_MSG_SMI 0x2
  119. #define APIC_EILVT_MSG_NMI 0x4
  120. #define APIC_EILVT_MSG_EXT 0x7
  121. #define APIC_EILVT_MASKED (1 << 16)
  122. #define APIC_EILVT1 0x510
  123. #define APIC_EILVT2 0x520
  124. #define APIC_EILVT3 0x530
  125. #define APIC_BASE (fix_to_virt(FIX_APIC_BASE))
  126. #ifdef CONFIG_X86_32
  127. # define MAX_IO_APICS 64
  128. #else
  129. # define MAX_IO_APICS 128
  130. # define MAX_LOCAL_APIC 32768
  131. #endif
  132. /*
  133. * All x86-64 systems are xAPIC compatible.
  134. * In the following, "apicid" is a physical APIC ID.
  135. */
  136. #define XAPIC_DEST_CPUS_SHIFT 4
  137. #define XAPIC_DEST_CPUS_MASK ((1u << XAPIC_DEST_CPUS_SHIFT) - 1)
  138. #define XAPIC_DEST_CLUSTER_MASK (XAPIC_DEST_CPUS_MASK << XAPIC_DEST_CPUS_SHIFT)
  139. #define APIC_CLUSTER(apicid) ((apicid) & XAPIC_DEST_CLUSTER_MASK)
  140. #define APIC_CLUSTERID(apicid) (APIC_CLUSTER(apicid) >> XAPIC_DEST_CPUS_SHIFT)
  141. #define APIC_CPUID(apicid) ((apicid) & XAPIC_DEST_CPUS_MASK)
  142. #define NUM_APIC_CLUSTERS ((BAD_APICID + 1) >> XAPIC_DEST_CPUS_SHIFT)
  143. /*
  144. * the local APIC register structure, memory mapped. Not terribly well
  145. * tested, but we might eventually use this one in the future - the
  146. * problem why we cannot use it right now is the P5 APIC, it has an
  147. * errata which cannot take 8-bit reads and writes, only 32-bit ones ...
  148. */
  149. #define u32 unsigned int
  150. struct local_apic {
  151. /*000*/ struct { u32 __reserved[4]; } __reserved_01;
  152. /*010*/ struct { u32 __reserved[4]; } __reserved_02;
  153. /*020*/ struct { /* APIC ID Register */
  154. u32 __reserved_1 : 24,
  155. phys_apic_id : 4,
  156. __reserved_2 : 4;
  157. u32 __reserved[3];
  158. } id;
  159. /*030*/ const
  160. struct { /* APIC Version Register */
  161. u32 version : 8,
  162. __reserved_1 : 8,
  163. max_lvt : 8,
  164. __reserved_2 : 8;
  165. u32 __reserved[3];
  166. } version;
  167. /*040*/ struct { u32 __reserved[4]; } __reserved_03;
  168. /*050*/ struct { u32 __reserved[4]; } __reserved_04;
  169. /*060*/ struct { u32 __reserved[4]; } __reserved_05;
  170. /*070*/ struct { u32 __reserved[4]; } __reserved_06;
  171. /*080*/ struct { /* Task Priority Register */
  172. u32 priority : 8,
  173. __reserved_1 : 24;
  174. u32 __reserved_2[3];
  175. } tpr;
  176. /*090*/ const
  177. struct { /* Arbitration Priority Register */
  178. u32 priority : 8,
  179. __reserved_1 : 24;
  180. u32 __reserved_2[3];
  181. } apr;
  182. /*0A0*/ const
  183. struct { /* Processor Priority Register */
  184. u32 priority : 8,
  185. __reserved_1 : 24;
  186. u32 __reserved_2[3];
  187. } ppr;
  188. /*0B0*/ struct { /* End Of Interrupt Register */
  189. u32 eoi;
  190. u32 __reserved[3];
  191. } eoi;
  192. /*0C0*/ struct { u32 __reserved[4]; } __reserved_07;
  193. /*0D0*/ struct { /* Logical Destination Register */
  194. u32 __reserved_1 : 24,
  195. logical_dest : 8;
  196. u32 __reserved_2[3];
  197. } ldr;
  198. /*0E0*/ struct { /* Destination Format Register */
  199. u32 __reserved_1 : 28,
  200. model : 4;
  201. u32 __reserved_2[3];
  202. } dfr;
  203. /*0F0*/ struct { /* Spurious Interrupt Vector Register */
  204. u32 spurious_vector : 8,
  205. apic_enabled : 1,
  206. focus_cpu : 1,
  207. __reserved_2 : 22;
  208. u32 __reserved_3[3];
  209. } svr;
  210. /*100*/ struct { /* In Service Register */
  211. /*170*/ u32 bitfield;
  212. u32 __reserved[3];
  213. } isr [8];
  214. /*180*/ struct { /* Trigger Mode Register */
  215. /*1F0*/ u32 bitfield;
  216. u32 __reserved[3];
  217. } tmr [8];
  218. /*200*/ struct { /* Interrupt Request Register */
  219. /*270*/ u32 bitfield;
  220. u32 __reserved[3];
  221. } irr [8];
  222. /*280*/ union { /* Error Status Register */
  223. struct {
  224. u32 send_cs_error : 1,
  225. receive_cs_error : 1,
  226. send_accept_error : 1,
  227. receive_accept_error : 1,
  228. __reserved_1 : 1,
  229. send_illegal_vector : 1,
  230. receive_illegal_vector : 1,
  231. illegal_register_address : 1,
  232. __reserved_2 : 24;
  233. u32 __reserved_3[3];
  234. } error_bits;
  235. struct {
  236. u32 errors;
  237. u32 __reserved_3[3];
  238. } all_errors;
  239. } esr;
  240. /*290*/ struct { u32 __reserved[4]; } __reserved_08;
  241. /*2A0*/ struct { u32 __reserved[4]; } __reserved_09;
  242. /*2B0*/ struct { u32 __reserved[4]; } __reserved_10;
  243. /*2C0*/ struct { u32 __reserved[4]; } __reserved_11;
  244. /*2D0*/ struct { u32 __reserved[4]; } __reserved_12;
  245. /*2E0*/ struct { u32 __reserved[4]; } __reserved_13;
  246. /*2F0*/ struct { u32 __reserved[4]; } __reserved_14;
  247. /*300*/ struct { /* Interrupt Command Register 1 */
  248. u32 vector : 8,
  249. delivery_mode : 3,
  250. destination_mode : 1,
  251. delivery_status : 1,
  252. __reserved_1 : 1,
  253. level : 1,
  254. trigger : 1,
  255. __reserved_2 : 2,
  256. shorthand : 2,
  257. __reserved_3 : 12;
  258. u32 __reserved_4[3];
  259. } icr1;
  260. /*310*/ struct { /* Interrupt Command Register 2 */
  261. union {
  262. u32 __reserved_1 : 24,
  263. phys_dest : 4,
  264. __reserved_2 : 4;
  265. u32 __reserved_3 : 24,
  266. logical_dest : 8;
  267. } dest;
  268. u32 __reserved_4[3];
  269. } icr2;
  270. /*320*/ struct { /* LVT - Timer */
  271. u32 vector : 8,
  272. __reserved_1 : 4,
  273. delivery_status : 1,
  274. __reserved_2 : 3,
  275. mask : 1,
  276. timer_mode : 1,
  277. __reserved_3 : 14;
  278. u32 __reserved_4[3];
  279. } lvt_timer;
  280. /*330*/ struct { /* LVT - Thermal Sensor */
  281. u32 vector : 8,
  282. delivery_mode : 3,
  283. __reserved_1 : 1,
  284. delivery_status : 1,
  285. __reserved_2 : 3,
  286. mask : 1,
  287. __reserved_3 : 15;
  288. u32 __reserved_4[3];
  289. } lvt_thermal;
  290. /*340*/ struct { /* LVT - Performance Counter */
  291. u32 vector : 8,
  292. delivery_mode : 3,
  293. __reserved_1 : 1,
  294. delivery_status : 1,
  295. __reserved_2 : 3,
  296. mask : 1,
  297. __reserved_3 : 15;
  298. u32 __reserved_4[3];
  299. } lvt_pc;
  300. /*350*/ struct { /* LVT - LINT0 */
  301. u32 vector : 8,
  302. delivery_mode : 3,
  303. __reserved_1 : 1,
  304. delivery_status : 1,
  305. polarity : 1,
  306. remote_irr : 1,
  307. trigger : 1,
  308. mask : 1,
  309. __reserved_2 : 15;
  310. u32 __reserved_3[3];
  311. } lvt_lint0;
  312. /*360*/ struct { /* LVT - LINT1 */
  313. u32 vector : 8,
  314. delivery_mode : 3,
  315. __reserved_1 : 1,
  316. delivery_status : 1,
  317. polarity : 1,
  318. remote_irr : 1,
  319. trigger : 1,
  320. mask : 1,
  321. __reserved_2 : 15;
  322. u32 __reserved_3[3];
  323. } lvt_lint1;
  324. /*370*/ struct { /* LVT - Error */
  325. u32 vector : 8,
  326. __reserved_1 : 4,
  327. delivery_status : 1,
  328. __reserved_2 : 3,
  329. mask : 1,
  330. __reserved_3 : 15;
  331. u32 __reserved_4[3];
  332. } lvt_error;
  333. /*380*/ struct { /* Timer Initial Count Register */
  334. u32 initial_count;
  335. u32 __reserved_2[3];
  336. } timer_icr;
  337. /*390*/ const
  338. struct { /* Timer Current Count Register */
  339. u32 curr_count;
  340. u32 __reserved_2[3];
  341. } timer_ccr;
  342. /*3A0*/ struct { u32 __reserved[4]; } __reserved_16;
  343. /*3B0*/ struct { u32 __reserved[4]; } __reserved_17;
  344. /*3C0*/ struct { u32 __reserved[4]; } __reserved_18;
  345. /*3D0*/ struct { u32 __reserved[4]; } __reserved_19;
  346. /*3E0*/ struct { /* Timer Divide Configuration Register */
  347. u32 divisor : 4,
  348. __reserved_1 : 28;
  349. u32 __reserved_2[3];
  350. } timer_dcr;
  351. /*3F0*/ struct { u32 __reserved[4]; } __reserved_20;
  352. } __attribute__ ((packed));
  353. #undef u32
  354. #ifdef CONFIG_X86_32
  355. #define BAD_APICID 0xFFu
  356. #else
  357. #define BAD_APICID 0xFFFFu
  358. #endif
  359. #endif /* ASM_X86__APICDEF_H */