pci.h 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294
  1. #ifndef __ASM_PARISC_PCI_H
  2. #define __ASM_PARISC_PCI_H
  3. #include <asm/scatterlist.h>
  4. /*
  5. ** HP PCI platforms generally support multiple bus adapters.
  6. ** (workstations 1-~4, servers 2-~32)
  7. **
  8. ** Newer platforms number the busses across PCI bus adapters *sparsely*.
  9. ** E.g. 0, 8, 16, ...
  10. **
  11. ** Under a PCI bus, most HP platforms support PPBs up to two or three
  12. ** levels deep. See "Bit3" product line.
  13. */
  14. #define PCI_MAX_BUSSES 256
  15. /* To be used as: mdelay(pci_post_reset_delay);
  16. *
  17. * post_reset is the time the kernel should stall to prevent anyone from
  18. * accessing the PCI bus once #RESET is de-asserted.
  19. * PCI spec somewhere says 1 second but with multi-PCI bus systems,
  20. * this makes the boot time much longer than necessary.
  21. * 20ms seems to work for all the HP PCI implementations to date.
  22. */
  23. #define pci_post_reset_delay 50
  24. /*
  25. ** pci_hba_data (aka H2P_OBJECT in HP/UX)
  26. **
  27. ** This is the "common" or "base" data structure which HBA drivers
  28. ** (eg Dino or LBA) are required to place at the top of their own
  29. ** platform_data structure. I've heard this called "C inheritance" too.
  30. **
  31. ** Data needed by pcibios layer belongs here.
  32. */
  33. struct pci_hba_data {
  34. void __iomem *base_addr; /* aka Host Physical Address */
  35. const struct parisc_device *dev; /* device from PA bus walk */
  36. struct pci_bus *hba_bus; /* primary PCI bus below HBA */
  37. int hba_num; /* I/O port space access "key" */
  38. struct resource bus_num; /* PCI bus numbers */
  39. struct resource io_space; /* PIOP */
  40. struct resource lmmio_space; /* bus addresses < 4Gb */
  41. struct resource elmmio_space; /* additional bus addresses < 4Gb */
  42. struct resource gmmio_space; /* bus addresses > 4Gb */
  43. /* NOTE: Dino code assumes it can use *all* of the lmmio_space,
  44. * elmmio_space and gmmio_space as a contiguous array of
  45. * resources. This #define represents the array size */
  46. #define DINO_MAX_LMMIO_RESOURCES 3
  47. unsigned long lmmio_space_offset; /* CPU view - PCI view */
  48. void * iommu; /* IOMMU this device is under */
  49. /* REVISIT - spinlock to protect resources? */
  50. #define HBA_NAME_SIZE 16
  51. char io_name[HBA_NAME_SIZE];
  52. char lmmio_name[HBA_NAME_SIZE];
  53. char elmmio_name[HBA_NAME_SIZE];
  54. char gmmio_name[HBA_NAME_SIZE];
  55. };
  56. #define HBA_DATA(d) ((struct pci_hba_data *) (d))
  57. /*
  58. ** We support 2^16 I/O ports per HBA. These are set up in the form
  59. ** 0xbbxxxx, where bb is the bus number and xxxx is the I/O port
  60. ** space address.
  61. */
  62. #define HBA_PORT_SPACE_BITS 16
  63. #define HBA_PORT_BASE(h) ((h) << HBA_PORT_SPACE_BITS)
  64. #define HBA_PORT_SPACE_SIZE (1UL << HBA_PORT_SPACE_BITS)
  65. #define PCI_PORT_HBA(a) ((a) >> HBA_PORT_SPACE_BITS)
  66. #define PCI_PORT_ADDR(a) ((a) & (HBA_PORT_SPACE_SIZE - 1))
  67. #ifdef CONFIG_64BIT
  68. #define PCI_F_EXTEND 0xffffffff00000000UL
  69. #define PCI_IS_LMMIO(hba,a) pci_is_lmmio(hba,a)
  70. /* We need to know if an address is LMMMIO or GMMIO.
  71. * LMMIO requires mangling and GMMIO we must use as-is.
  72. */
  73. static __inline__ int pci_is_lmmio(struct pci_hba_data *hba, unsigned long a)
  74. {
  75. return(((a) & PCI_F_EXTEND) == PCI_F_EXTEND);
  76. }
  77. /*
  78. ** Convert between PCI (IO_VIEW) addresses and processor (PA_VIEW) addresses.
  79. ** See pci.c for more conversions used by Generic PCI code.
  80. **
  81. ** Platform characteristics/firmware guarantee that
  82. ** (1) PA_VIEW - IO_VIEW = lmmio_offset for both LMMIO and ELMMIO
  83. ** (2) PA_VIEW == IO_VIEW for GMMIO
  84. */
  85. #define PCI_BUS_ADDR(hba,a) (PCI_IS_LMMIO(hba,a) \
  86. ? ((a) - hba->lmmio_space_offset) /* mangle LMMIO */ \
  87. : (a)) /* GMMIO */
  88. #define PCI_HOST_ADDR(hba,a) (((a) & PCI_F_EXTEND) == 0 \
  89. ? (a) + hba->lmmio_space_offset \
  90. : (a))
  91. #else /* !CONFIG_64BIT */
  92. #define PCI_BUS_ADDR(hba,a) (a)
  93. #define PCI_HOST_ADDR(hba,a) (a)
  94. #define PCI_F_EXTEND 0UL
  95. #define PCI_IS_LMMIO(hba,a) (1) /* 32-bit doesn't support GMMIO */
  96. #endif /* !CONFIG_64BIT */
  97. /*
  98. ** KLUGE: linux/pci.h include asm/pci.h BEFORE declaring struct pci_bus
  99. ** (This eliminates some of the warnings).
  100. */
  101. struct pci_bus;
  102. struct pci_dev;
  103. /*
  104. * If the PCI device's view of memory is the same as the CPU's view of memory,
  105. * PCI_DMA_BUS_IS_PHYS is true. The networking and block device layers use
  106. * this boolean for bounce buffer decisions.
  107. */
  108. #ifdef CONFIG_PA20
  109. /* All PA-2.0 machines have an IOMMU. */
  110. #define PCI_DMA_BUS_IS_PHYS 0
  111. #define parisc_has_iommu() do { } while (0)
  112. #else
  113. #if defined(CONFIG_IOMMU_CCIO) || defined(CONFIG_IOMMU_SBA)
  114. extern int parisc_bus_is_phys; /* in arch/parisc/kernel/setup.c */
  115. #define PCI_DMA_BUS_IS_PHYS parisc_bus_is_phys
  116. #define parisc_has_iommu() do { parisc_bus_is_phys = 0; } while (0)
  117. #else
  118. #define PCI_DMA_BUS_IS_PHYS 1
  119. #define parisc_has_iommu() do { } while (0)
  120. #endif
  121. #endif /* !CONFIG_PA20 */
  122. /*
  123. ** Most PCI devices (eg Tulip, NCR720) also export the same registers
  124. ** to both MMIO and I/O port space. Due to poor performance of I/O Port
  125. ** access under HP PCI bus adapters, strongly recommend the use of MMIO
  126. ** address space.
  127. **
  128. ** While I'm at it more PA programming notes:
  129. **
  130. ** 1) MMIO stores (writes) are posted operations. This means the processor
  131. ** gets an "ACK" before the write actually gets to the device. A read
  132. ** to the same device (or typically the bus adapter above it) will
  133. ** force in-flight write transaction(s) out to the targeted device
  134. ** before the read can complete.
  135. **
  136. ** 2) The Programmed I/O (PIO) data may not always be strongly ordered with
  137. ** respect to DMA on all platforms. Ie PIO data can reach the processor
  138. ** before in-flight DMA reaches memory. Since most SMP PA platforms
  139. ** are I/O coherent, it generally doesn't matter...but sometimes
  140. ** it does.
  141. **
  142. ** I've helped device driver writers debug both types of problems.
  143. */
  144. struct pci_port_ops {
  145. u8 (*inb) (struct pci_hba_data *hba, u16 port);
  146. u16 (*inw) (struct pci_hba_data *hba, u16 port);
  147. u32 (*inl) (struct pci_hba_data *hba, u16 port);
  148. void (*outb) (struct pci_hba_data *hba, u16 port, u8 data);
  149. void (*outw) (struct pci_hba_data *hba, u16 port, u16 data);
  150. void (*outl) (struct pci_hba_data *hba, u16 port, u32 data);
  151. };
  152. struct pci_bios_ops {
  153. void (*init)(void);
  154. void (*fixup_bus)(struct pci_bus *bus);
  155. };
  156. /* pci_unmap_{single,page} is not a nop, thus... */
  157. #define DECLARE_PCI_UNMAP_ADDR(ADDR_NAME) \
  158. dma_addr_t ADDR_NAME;
  159. #define DECLARE_PCI_UNMAP_LEN(LEN_NAME) \
  160. __u32 LEN_NAME;
  161. #define pci_unmap_addr(PTR, ADDR_NAME) \
  162. ((PTR)->ADDR_NAME)
  163. #define pci_unmap_addr_set(PTR, ADDR_NAME, VAL) \
  164. (((PTR)->ADDR_NAME) = (VAL))
  165. #define pci_unmap_len(PTR, LEN_NAME) \
  166. ((PTR)->LEN_NAME)
  167. #define pci_unmap_len_set(PTR, LEN_NAME, VAL) \
  168. (((PTR)->LEN_NAME) = (VAL))
  169. /*
  170. ** Stuff declared in arch/parisc/kernel/pci.c
  171. */
  172. extern struct pci_port_ops *pci_port;
  173. extern struct pci_bios_ops *pci_bios;
  174. #ifdef CONFIG_PCI
  175. extern void pcibios_register_hba(struct pci_hba_data *);
  176. extern void pcibios_set_master(struct pci_dev *);
  177. #else
  178. static inline void pcibios_register_hba(struct pci_hba_data *x)
  179. {
  180. }
  181. #endif
  182. /*
  183. * pcibios_assign_all_busses() is used in drivers/pci/pci.c:pci_do_scan_bus()
  184. * 0 == check if bridge is numbered before re-numbering.
  185. * 1 == pci_do_scan_bus() should automatically number all PCI-PCI bridges.
  186. *
  187. * We *should* set this to zero for "legacy" platforms and one
  188. * for PAT platforms.
  189. *
  190. * But legacy platforms also need to renumber the busses below a Host
  191. * Bus controller. Adding a 4-port Tulip card on the first PCI root
  192. * bus of a C200 resulted in the secondary bus being numbered as 1.
  193. * The second PCI host bus controller's root bus had already been
  194. * assigned bus number 1 by firmware and sysfs complained.
  195. *
  196. * Firmware isn't doing anything wrong here since each controller
  197. * is its own PCI domain. It's simpler and easier for us to renumber
  198. * the busses rather than treat each Dino as a separate PCI domain.
  199. * Eventually, we may want to introduce PCI domains for Superdome or
  200. * rp7420/8420 boxes and then revisit this issue.
  201. */
  202. #define pcibios_assign_all_busses() (1)
  203. #define pcibios_scan_all_fns(a, b) (0)
  204. #define PCIBIOS_MIN_IO 0x10
  205. #define PCIBIOS_MIN_MEM 0x1000 /* NBPG - but pci/setup-res.c dies */
  206. /* export the pci_ DMA API in terms of the dma_ one */
  207. #include <asm-generic/pci-dma-compat.h>
  208. #ifdef CONFIG_PCI
  209. static inline void pci_dma_burst_advice(struct pci_dev *pdev,
  210. enum pci_dma_burst_strategy *strat,
  211. unsigned long *strategy_parameter)
  212. {
  213. unsigned long cacheline_size;
  214. u8 byte;
  215. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &byte);
  216. if (byte == 0)
  217. cacheline_size = 1024;
  218. else
  219. cacheline_size = (int) byte * 4;
  220. *strat = PCI_DMA_BURST_MULTIPLE;
  221. *strategy_parameter = cacheline_size;
  222. }
  223. #endif
  224. extern void
  225. pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
  226. struct resource *res);
  227. extern void
  228. pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
  229. struct pci_bus_region *region);
  230. static inline struct resource *
  231. pcibios_select_root(struct pci_dev *pdev, struct resource *res)
  232. {
  233. struct resource *root = NULL;
  234. if (res->flags & IORESOURCE_IO)
  235. root = &ioport_resource;
  236. if (res->flags & IORESOURCE_MEM)
  237. root = &iomem_resource;
  238. return root;
  239. }
  240. static inline void pcibios_penalize_isa_irq(int irq, int active)
  241. {
  242. /* We don't need to penalize isa irq's */
  243. }
  244. static inline int pci_get_legacy_ide_irq(struct pci_dev *dev, int channel)
  245. {
  246. return channel ? 15 : 14;
  247. }
  248. #endif /* __ASM_PARISC_PCI_H */