intctl-regs.h 2.4 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273
  1. /* MN10300 On-board interrupt controller registers
  2. *
  3. * Copyright (C) 2007 Red Hat, Inc. All Rights Reserved.
  4. * Written by David Howells (dhowells@redhat.com)
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public Licence
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the Licence, or (at your option) any later version.
  10. */
  11. #ifndef _ASM_INTCTL_REGS_H
  12. #define _ASM_INTCTL_REGS_H
  13. #include <asm/cpu-regs.h>
  14. #ifdef __KERNEL__
  15. /* interrupt controller registers */
  16. #define GxICR(X) __SYSREG(0xd4000000 + (X) * 4, u16) /* group irq ctrl regs */
  17. #define IAGR __SYSREG(0xd4000100, u16) /* intr acceptance group reg */
  18. #define IAGR_GN 0x00fc /* group number register
  19. * (documentation _has_ to be wrong)
  20. */
  21. #define EXTMD __SYSREG(0xd4000200, u16) /* external pin intr spec reg */
  22. #define GET_XIRQ_TRIGGER(X) ((EXTMD >> ((X) * 2)) & 3)
  23. #define SET_XIRQ_TRIGGER(X,Y) \
  24. do { \
  25. u16 x = EXTMD; \
  26. x &= ~(3 << ((X) * 2)); \
  27. x |= ((Y) & 3) << ((X) * 2); \
  28. EXTMD = x; \
  29. } while (0)
  30. #define XIRQ_TRIGGER_LOWLEVEL 0
  31. #define XIRQ_TRIGGER_HILEVEL 1
  32. #define XIRQ_TRIGGER_NEGEDGE 2
  33. #define XIRQ_TRIGGER_POSEDGE 3
  34. /* non-maskable interrupt control */
  35. #define NMIIRQ 0
  36. #define NMICR GxICR(NMIIRQ) /* NMI control register */
  37. #define NMICR_NMIF 0x0001 /* NMI pin interrupt flag */
  38. #define NMICR_WDIF 0x0002 /* watchdog timer overflow flag */
  39. #define NMICR_ABUSERR 0x0008 /* async bus error flag */
  40. /* maskable interrupt control */
  41. #define GxICR_DETECT 0x0001 /* interrupt detect flag */
  42. #define GxICR_REQUEST 0x0010 /* interrupt request flag */
  43. #define GxICR_ENABLE 0x0100 /* interrupt enable flag */
  44. #define GxICR_LEVEL 0x7000 /* interrupt priority level */
  45. #define GxICR_LEVEL_0 0x0000 /* - level 0 */
  46. #define GxICR_LEVEL_1 0x1000 /* - level 1 */
  47. #define GxICR_LEVEL_2 0x2000 /* - level 2 */
  48. #define GxICR_LEVEL_3 0x3000 /* - level 3 */
  49. #define GxICR_LEVEL_4 0x4000 /* - level 4 */
  50. #define GxICR_LEVEL_5 0x5000 /* - level 5 */
  51. #define GxICR_LEVEL_6 0x6000 /* - level 6 */
  52. #define GxICR_LEVEL_SHIFT 12
  53. #ifndef __ASSEMBLY__
  54. extern void set_intr_level(int irq, u16 level);
  55. extern void set_intr_postackable(int irq);
  56. #endif
  57. /* external interrupts */
  58. #define XIRQxICR(X) GxICR((X)) /* external interrupt control regs */
  59. #endif /* __KERNEL__ */
  60. #endif /* _ASM_INTCTL_REGS_H */