intr_vect_defs.h 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228
  1. #ifndef __intr_vect_defs_h
  2. #define __intr_vect_defs_h
  3. /*
  4. * This file is autogenerated from
  5. * file: ../../inst/intr_vect/rtl/guinness/ivmask.config.r
  6. * id: ivmask.config.r,v 1.4 2005/02/15 16:05:38 stefans Exp
  7. * last modfied: Mon Apr 11 16:08:03 2005
  8. *
  9. * by /n/asic/design/tools/rdesc/src/rdes2c --outfile intr_vect_defs.h ../../inst/intr_vect/rtl/guinness/ivmask.config.r
  10. * id: $Id: intr_vect_defs.h,v 1.1 2007/02/13 11:55:30 starvik Exp $
  11. * Any changes here will be lost.
  12. *
  13. * -*- buffer-read-only: t -*-
  14. */
  15. /* Main access macros */
  16. #ifndef REG_RD
  17. #define REG_RD( scope, inst, reg ) \
  18. REG_READ( reg_##scope##_##reg, \
  19. (inst) + REG_RD_ADDR_##scope##_##reg )
  20. #endif
  21. #ifndef REG_WR
  22. #define REG_WR( scope, inst, reg, val ) \
  23. REG_WRITE( reg_##scope##_##reg, \
  24. (inst) + REG_WR_ADDR_##scope##_##reg, (val) )
  25. #endif
  26. #ifndef REG_RD_VECT
  27. #define REG_RD_VECT( scope, inst, reg, index ) \
  28. REG_READ( reg_##scope##_##reg, \
  29. (inst) + REG_RD_ADDR_##scope##_##reg + \
  30. (index) * STRIDE_##scope##_##reg )
  31. #endif
  32. #ifndef REG_WR_VECT
  33. #define REG_WR_VECT( scope, inst, reg, index, val ) \
  34. REG_WRITE( reg_##scope##_##reg, \
  35. (inst) + REG_WR_ADDR_##scope##_##reg + \
  36. (index) * STRIDE_##scope##_##reg, (val) )
  37. #endif
  38. #ifndef REG_RD_INT
  39. #define REG_RD_INT( scope, inst, reg ) \
  40. REG_READ( int, (inst) + REG_RD_ADDR_##scope##_##reg )
  41. #endif
  42. #ifndef REG_WR_INT
  43. #define REG_WR_INT( scope, inst, reg, val ) \
  44. REG_WRITE( int, (inst) + REG_WR_ADDR_##scope##_##reg, (val) )
  45. #endif
  46. #ifndef REG_RD_INT_VECT
  47. #define REG_RD_INT_VECT( scope, inst, reg, index ) \
  48. REG_READ( int, (inst) + REG_RD_ADDR_##scope##_##reg + \
  49. (index) * STRIDE_##scope##_##reg )
  50. #endif
  51. #ifndef REG_WR_INT_VECT
  52. #define REG_WR_INT_VECT( scope, inst, reg, index, val ) \
  53. REG_WRITE( int, (inst) + REG_WR_ADDR_##scope##_##reg + \
  54. (index) * STRIDE_##scope##_##reg, (val) )
  55. #endif
  56. #ifndef REG_TYPE_CONV
  57. #define REG_TYPE_CONV( type, orgtype, val ) \
  58. ( { union { orgtype o; type n; } r; r.o = val; r.n; } )
  59. #endif
  60. #ifndef reg_page_size
  61. #define reg_page_size 8192
  62. #endif
  63. #ifndef REG_ADDR
  64. #define REG_ADDR( scope, inst, reg ) \
  65. ( (inst) + REG_RD_ADDR_##scope##_##reg )
  66. #endif
  67. #ifndef REG_ADDR_VECT
  68. #define REG_ADDR_VECT( scope, inst, reg, index ) \
  69. ( (inst) + REG_RD_ADDR_##scope##_##reg + \
  70. (index) * STRIDE_##scope##_##reg )
  71. #endif
  72. /* C-code for register scope intr_vect */
  73. #define STRIDE_intr_vect_rw_mask 0
  74. /* Register rw_mask, scope intr_vect, type rw */
  75. typedef struct {
  76. unsigned int memarb : 1;
  77. unsigned int gen_io : 1;
  78. unsigned int iop0 : 1;
  79. unsigned int iop1 : 1;
  80. unsigned int iop2 : 1;
  81. unsigned int iop3 : 1;
  82. unsigned int dma0 : 1;
  83. unsigned int dma1 : 1;
  84. unsigned int dma2 : 1;
  85. unsigned int dma3 : 1;
  86. unsigned int dma4 : 1;
  87. unsigned int dma5 : 1;
  88. unsigned int dma6 : 1;
  89. unsigned int dma7 : 1;
  90. unsigned int dma8 : 1;
  91. unsigned int dma9 : 1;
  92. unsigned int ata : 1;
  93. unsigned int sser0 : 1;
  94. unsigned int sser1 : 1;
  95. unsigned int ser0 : 1;
  96. unsigned int ser1 : 1;
  97. unsigned int ser2 : 1;
  98. unsigned int ser3 : 1;
  99. unsigned int p21 : 1;
  100. unsigned int eth0 : 1;
  101. unsigned int eth1 : 1;
  102. unsigned int timer0 : 1;
  103. unsigned int bif_arb : 1;
  104. unsigned int bif_dma : 1;
  105. unsigned int ext : 1;
  106. unsigned int dummy1 : 2;
  107. } reg_intr_vect_rw_mask;
  108. #define REG_RD_ADDR_intr_vect_rw_mask 0
  109. #define REG_WR_ADDR_intr_vect_rw_mask 0
  110. #define STRIDE_intr_vect_r_vect 0
  111. /* Register r_vect, scope intr_vect, type r */
  112. typedef struct {
  113. unsigned int memarb : 1;
  114. unsigned int gen_io : 1;
  115. unsigned int iop0 : 1;
  116. unsigned int iop1 : 1;
  117. unsigned int iop2 : 1;
  118. unsigned int iop3 : 1;
  119. unsigned int dma0 : 1;
  120. unsigned int dma1 : 1;
  121. unsigned int dma2 : 1;
  122. unsigned int dma3 : 1;
  123. unsigned int dma4 : 1;
  124. unsigned int dma5 : 1;
  125. unsigned int dma6 : 1;
  126. unsigned int dma7 : 1;
  127. unsigned int dma8 : 1;
  128. unsigned int dma9 : 1;
  129. unsigned int ata : 1;
  130. unsigned int sser0 : 1;
  131. unsigned int sser1 : 1;
  132. unsigned int ser0 : 1;
  133. unsigned int ser1 : 1;
  134. unsigned int ser2 : 1;
  135. unsigned int ser3 : 1;
  136. unsigned int p21 : 1;
  137. unsigned int eth0 : 1;
  138. unsigned int eth1 : 1;
  139. unsigned int timer : 1;
  140. unsigned int bif_arb : 1;
  141. unsigned int bif_dma : 1;
  142. unsigned int ext : 1;
  143. unsigned int dummy1 : 2;
  144. } reg_intr_vect_r_vect;
  145. #define REG_RD_ADDR_intr_vect_r_vect 4
  146. #define STRIDE_intr_vect_r_masked_vect 0
  147. /* Register r_masked_vect, scope intr_vect, type r */
  148. typedef struct {
  149. unsigned int memarb : 1;
  150. unsigned int gen_io : 1;
  151. unsigned int iop0 : 1;
  152. unsigned int iop1 : 1;
  153. unsigned int iop2 : 1;
  154. unsigned int iop3 : 1;
  155. unsigned int dma0 : 1;
  156. unsigned int dma1 : 1;
  157. unsigned int dma2 : 1;
  158. unsigned int dma3 : 1;
  159. unsigned int dma4 : 1;
  160. unsigned int dma5 : 1;
  161. unsigned int dma6 : 1;
  162. unsigned int dma7 : 1;
  163. unsigned int dma8 : 1;
  164. unsigned int dma9 : 1;
  165. unsigned int ata : 1;
  166. unsigned int sser0 : 1;
  167. unsigned int sser1 : 1;
  168. unsigned int ser0 : 1;
  169. unsigned int ser1 : 1;
  170. unsigned int ser2 : 1;
  171. unsigned int ser3 : 1;
  172. unsigned int p21 : 1;
  173. unsigned int eth0 : 1;
  174. unsigned int eth1 : 1;
  175. unsigned int timer : 1;
  176. unsigned int bif_arb : 1;
  177. unsigned int bif_dma : 1;
  178. unsigned int ext : 1;
  179. unsigned int dummy1 : 2;
  180. } reg_intr_vect_r_masked_vect;
  181. #define REG_RD_ADDR_intr_vect_r_masked_vect 8
  182. /* Register r_nmi, scope intr_vect, type r */
  183. typedef struct {
  184. unsigned int ext : 1;
  185. unsigned int watchdog : 1;
  186. unsigned int dummy1 : 30;
  187. } reg_intr_vect_r_nmi;
  188. #define REG_RD_ADDR_intr_vect_r_nmi 12
  189. /* Register r_guru, scope intr_vect, type r */
  190. typedef struct {
  191. unsigned int jtag : 1;
  192. unsigned int dummy1 : 31;
  193. } reg_intr_vect_r_guru;
  194. #define REG_RD_ADDR_intr_vect_r_guru 16
  195. /* Register rw_ipi, scope intr_vect, type rw */
  196. typedef struct
  197. {
  198. unsigned int vector;
  199. } reg_intr_vect_rw_ipi;
  200. #define REG_RD_ADDR_intr_vect_rw_ipi 20
  201. #define REG_WR_ADDR_intr_vect_rw_ipi 20
  202. /* Constants */
  203. enum {
  204. regk_intr_vect_off = 0x00000000,
  205. regk_intr_vect_on = 0x00000001,
  206. regk_intr_vect_rw_mask_default = 0x00000000
  207. };
  208. #endif /* __intr_vect_defs_h */