bif_dma_defs.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473
  1. #ifndef __bif_dma_defs_h
  2. #define __bif_dma_defs_h
  3. /*
  4. * This file is autogenerated from
  5. * file: ../../inst/bif/rtl/bif_dma_regs.r
  6. * id: bif_dma_regs.r,v 1.6 2005/02/04 13:28:31 perz Exp
  7. * last modfied: Mon Apr 11 16:06:33 2005
  8. *
  9. * by /n/asic/design/tools/rdesc/src/rdes2c --outfile bif_dma_defs.h ../../inst/bif/rtl/bif_dma_regs.r
  10. * id: $Id: bif_dma_defs.h,v 1.1 2007/02/13 11:55:30 starvik Exp $
  11. * Any changes here will be lost.
  12. *
  13. * -*- buffer-read-only: t -*-
  14. */
  15. /* Main access macros */
  16. #ifndef REG_RD
  17. #define REG_RD( scope, inst, reg ) \
  18. REG_READ( reg_##scope##_##reg, \
  19. (inst) + REG_RD_ADDR_##scope##_##reg )
  20. #endif
  21. #ifndef REG_WR
  22. #define REG_WR( scope, inst, reg, val ) \
  23. REG_WRITE( reg_##scope##_##reg, \
  24. (inst) + REG_WR_ADDR_##scope##_##reg, (val) )
  25. #endif
  26. #ifndef REG_RD_VECT
  27. #define REG_RD_VECT( scope, inst, reg, index ) \
  28. REG_READ( reg_##scope##_##reg, \
  29. (inst) + REG_RD_ADDR_##scope##_##reg + \
  30. (index) * STRIDE_##scope##_##reg )
  31. #endif
  32. #ifndef REG_WR_VECT
  33. #define REG_WR_VECT( scope, inst, reg, index, val ) \
  34. REG_WRITE( reg_##scope##_##reg, \
  35. (inst) + REG_WR_ADDR_##scope##_##reg + \
  36. (index) * STRIDE_##scope##_##reg, (val) )
  37. #endif
  38. #ifndef REG_RD_INT
  39. #define REG_RD_INT( scope, inst, reg ) \
  40. REG_READ( int, (inst) + REG_RD_ADDR_##scope##_##reg )
  41. #endif
  42. #ifndef REG_WR_INT
  43. #define REG_WR_INT( scope, inst, reg, val ) \
  44. REG_WRITE( int, (inst) + REG_WR_ADDR_##scope##_##reg, (val) )
  45. #endif
  46. #ifndef REG_RD_INT_VECT
  47. #define REG_RD_INT_VECT( scope, inst, reg, index ) \
  48. REG_READ( int, (inst) + REG_RD_ADDR_##scope##_##reg + \
  49. (index) * STRIDE_##scope##_##reg )
  50. #endif
  51. #ifndef REG_WR_INT_VECT
  52. #define REG_WR_INT_VECT( scope, inst, reg, index, val ) \
  53. REG_WRITE( int, (inst) + REG_WR_ADDR_##scope##_##reg + \
  54. (index) * STRIDE_##scope##_##reg, (val) )
  55. #endif
  56. #ifndef REG_TYPE_CONV
  57. #define REG_TYPE_CONV( type, orgtype, val ) \
  58. ( { union { orgtype o; type n; } r; r.o = val; r.n; } )
  59. #endif
  60. #ifndef reg_page_size
  61. #define reg_page_size 8192
  62. #endif
  63. #ifndef REG_ADDR
  64. #define REG_ADDR( scope, inst, reg ) \
  65. ( (inst) + REG_RD_ADDR_##scope##_##reg )
  66. #endif
  67. #ifndef REG_ADDR_VECT
  68. #define REG_ADDR_VECT( scope, inst, reg, index ) \
  69. ( (inst) + REG_RD_ADDR_##scope##_##reg + \
  70. (index) * STRIDE_##scope##_##reg )
  71. #endif
  72. /* C-code for register scope bif_dma */
  73. /* Register rw_ch0_ctrl, scope bif_dma, type rw */
  74. typedef struct {
  75. unsigned int bw : 2;
  76. unsigned int burst_len : 1;
  77. unsigned int cont : 1;
  78. unsigned int end_pad : 1;
  79. unsigned int cnt : 1;
  80. unsigned int dreq_pin : 3;
  81. unsigned int dreq_mode : 2;
  82. unsigned int tc_in_pin : 3;
  83. unsigned int tc_in_mode : 2;
  84. unsigned int bus_mode : 2;
  85. unsigned int rate_en : 1;
  86. unsigned int wr_all : 1;
  87. unsigned int dummy1 : 12;
  88. } reg_bif_dma_rw_ch0_ctrl;
  89. #define REG_RD_ADDR_bif_dma_rw_ch0_ctrl 0
  90. #define REG_WR_ADDR_bif_dma_rw_ch0_ctrl 0
  91. /* Register rw_ch0_addr, scope bif_dma, type rw */
  92. typedef struct {
  93. unsigned int addr : 32;
  94. } reg_bif_dma_rw_ch0_addr;
  95. #define REG_RD_ADDR_bif_dma_rw_ch0_addr 4
  96. #define REG_WR_ADDR_bif_dma_rw_ch0_addr 4
  97. /* Register rw_ch0_start, scope bif_dma, type rw */
  98. typedef struct {
  99. unsigned int run : 1;
  100. unsigned int dummy1 : 31;
  101. } reg_bif_dma_rw_ch0_start;
  102. #define REG_RD_ADDR_bif_dma_rw_ch0_start 8
  103. #define REG_WR_ADDR_bif_dma_rw_ch0_start 8
  104. /* Register rw_ch0_cnt, scope bif_dma, type rw */
  105. typedef struct {
  106. unsigned int start_cnt : 16;
  107. unsigned int dummy1 : 16;
  108. } reg_bif_dma_rw_ch0_cnt;
  109. #define REG_RD_ADDR_bif_dma_rw_ch0_cnt 12
  110. #define REG_WR_ADDR_bif_dma_rw_ch0_cnt 12
  111. /* Register r_ch0_stat, scope bif_dma, type r */
  112. typedef struct {
  113. unsigned int cnt : 16;
  114. unsigned int dummy1 : 15;
  115. unsigned int run : 1;
  116. } reg_bif_dma_r_ch0_stat;
  117. #define REG_RD_ADDR_bif_dma_r_ch0_stat 16
  118. /* Register rw_ch1_ctrl, scope bif_dma, type rw */
  119. typedef struct {
  120. unsigned int bw : 2;
  121. unsigned int burst_len : 1;
  122. unsigned int cont : 1;
  123. unsigned int end_discard : 1;
  124. unsigned int cnt : 1;
  125. unsigned int dreq_pin : 3;
  126. unsigned int dreq_mode : 2;
  127. unsigned int tc_in_pin : 3;
  128. unsigned int tc_in_mode : 2;
  129. unsigned int bus_mode : 2;
  130. unsigned int rate_en : 1;
  131. unsigned int dummy1 : 13;
  132. } reg_bif_dma_rw_ch1_ctrl;
  133. #define REG_RD_ADDR_bif_dma_rw_ch1_ctrl 32
  134. #define REG_WR_ADDR_bif_dma_rw_ch1_ctrl 32
  135. /* Register rw_ch1_addr, scope bif_dma, type rw */
  136. typedef struct {
  137. unsigned int addr : 32;
  138. } reg_bif_dma_rw_ch1_addr;
  139. #define REG_RD_ADDR_bif_dma_rw_ch1_addr 36
  140. #define REG_WR_ADDR_bif_dma_rw_ch1_addr 36
  141. /* Register rw_ch1_start, scope bif_dma, type rw */
  142. typedef struct {
  143. unsigned int run : 1;
  144. unsigned int dummy1 : 31;
  145. } reg_bif_dma_rw_ch1_start;
  146. #define REG_RD_ADDR_bif_dma_rw_ch1_start 40
  147. #define REG_WR_ADDR_bif_dma_rw_ch1_start 40
  148. /* Register rw_ch1_cnt, scope bif_dma, type rw */
  149. typedef struct {
  150. unsigned int start_cnt : 16;
  151. unsigned int dummy1 : 16;
  152. } reg_bif_dma_rw_ch1_cnt;
  153. #define REG_RD_ADDR_bif_dma_rw_ch1_cnt 44
  154. #define REG_WR_ADDR_bif_dma_rw_ch1_cnt 44
  155. /* Register r_ch1_stat, scope bif_dma, type r */
  156. typedef struct {
  157. unsigned int cnt : 16;
  158. unsigned int dummy1 : 15;
  159. unsigned int run : 1;
  160. } reg_bif_dma_r_ch1_stat;
  161. #define REG_RD_ADDR_bif_dma_r_ch1_stat 48
  162. /* Register rw_ch2_ctrl, scope bif_dma, type rw */
  163. typedef struct {
  164. unsigned int bw : 2;
  165. unsigned int burst_len : 1;
  166. unsigned int cont : 1;
  167. unsigned int end_pad : 1;
  168. unsigned int cnt : 1;
  169. unsigned int dreq_pin : 3;
  170. unsigned int dreq_mode : 2;
  171. unsigned int tc_in_pin : 3;
  172. unsigned int tc_in_mode : 2;
  173. unsigned int bus_mode : 2;
  174. unsigned int rate_en : 1;
  175. unsigned int wr_all : 1;
  176. unsigned int dummy1 : 12;
  177. } reg_bif_dma_rw_ch2_ctrl;
  178. #define REG_RD_ADDR_bif_dma_rw_ch2_ctrl 64
  179. #define REG_WR_ADDR_bif_dma_rw_ch2_ctrl 64
  180. /* Register rw_ch2_addr, scope bif_dma, type rw */
  181. typedef struct {
  182. unsigned int addr : 32;
  183. } reg_bif_dma_rw_ch2_addr;
  184. #define REG_RD_ADDR_bif_dma_rw_ch2_addr 68
  185. #define REG_WR_ADDR_bif_dma_rw_ch2_addr 68
  186. /* Register rw_ch2_start, scope bif_dma, type rw */
  187. typedef struct {
  188. unsigned int run : 1;
  189. unsigned int dummy1 : 31;
  190. } reg_bif_dma_rw_ch2_start;
  191. #define REG_RD_ADDR_bif_dma_rw_ch2_start 72
  192. #define REG_WR_ADDR_bif_dma_rw_ch2_start 72
  193. /* Register rw_ch2_cnt, scope bif_dma, type rw */
  194. typedef struct {
  195. unsigned int start_cnt : 16;
  196. unsigned int dummy1 : 16;
  197. } reg_bif_dma_rw_ch2_cnt;
  198. #define REG_RD_ADDR_bif_dma_rw_ch2_cnt 76
  199. #define REG_WR_ADDR_bif_dma_rw_ch2_cnt 76
  200. /* Register r_ch2_stat, scope bif_dma, type r */
  201. typedef struct {
  202. unsigned int cnt : 16;
  203. unsigned int dummy1 : 15;
  204. unsigned int run : 1;
  205. } reg_bif_dma_r_ch2_stat;
  206. #define REG_RD_ADDR_bif_dma_r_ch2_stat 80
  207. /* Register rw_ch3_ctrl, scope bif_dma, type rw */
  208. typedef struct {
  209. unsigned int bw : 2;
  210. unsigned int burst_len : 1;
  211. unsigned int cont : 1;
  212. unsigned int end_discard : 1;
  213. unsigned int cnt : 1;
  214. unsigned int dreq_pin : 3;
  215. unsigned int dreq_mode : 2;
  216. unsigned int tc_in_pin : 3;
  217. unsigned int tc_in_mode : 2;
  218. unsigned int bus_mode : 2;
  219. unsigned int rate_en : 1;
  220. unsigned int dummy1 : 13;
  221. } reg_bif_dma_rw_ch3_ctrl;
  222. #define REG_RD_ADDR_bif_dma_rw_ch3_ctrl 96
  223. #define REG_WR_ADDR_bif_dma_rw_ch3_ctrl 96
  224. /* Register rw_ch3_addr, scope bif_dma, type rw */
  225. typedef struct {
  226. unsigned int addr : 32;
  227. } reg_bif_dma_rw_ch3_addr;
  228. #define REG_RD_ADDR_bif_dma_rw_ch3_addr 100
  229. #define REG_WR_ADDR_bif_dma_rw_ch3_addr 100
  230. /* Register rw_ch3_start, scope bif_dma, type rw */
  231. typedef struct {
  232. unsigned int run : 1;
  233. unsigned int dummy1 : 31;
  234. } reg_bif_dma_rw_ch3_start;
  235. #define REG_RD_ADDR_bif_dma_rw_ch3_start 104
  236. #define REG_WR_ADDR_bif_dma_rw_ch3_start 104
  237. /* Register rw_ch3_cnt, scope bif_dma, type rw */
  238. typedef struct {
  239. unsigned int start_cnt : 16;
  240. unsigned int dummy1 : 16;
  241. } reg_bif_dma_rw_ch3_cnt;
  242. #define REG_RD_ADDR_bif_dma_rw_ch3_cnt 108
  243. #define REG_WR_ADDR_bif_dma_rw_ch3_cnt 108
  244. /* Register r_ch3_stat, scope bif_dma, type r */
  245. typedef struct {
  246. unsigned int cnt : 16;
  247. unsigned int dummy1 : 15;
  248. unsigned int run : 1;
  249. } reg_bif_dma_r_ch3_stat;
  250. #define REG_RD_ADDR_bif_dma_r_ch3_stat 112
  251. /* Register rw_intr_mask, scope bif_dma, type rw */
  252. typedef struct {
  253. unsigned int ext_dma0 : 1;
  254. unsigned int ext_dma1 : 1;
  255. unsigned int ext_dma2 : 1;
  256. unsigned int ext_dma3 : 1;
  257. unsigned int dummy1 : 28;
  258. } reg_bif_dma_rw_intr_mask;
  259. #define REG_RD_ADDR_bif_dma_rw_intr_mask 128
  260. #define REG_WR_ADDR_bif_dma_rw_intr_mask 128
  261. /* Register rw_ack_intr, scope bif_dma, type rw */
  262. typedef struct {
  263. unsigned int ext_dma0 : 1;
  264. unsigned int ext_dma1 : 1;
  265. unsigned int ext_dma2 : 1;
  266. unsigned int ext_dma3 : 1;
  267. unsigned int dummy1 : 28;
  268. } reg_bif_dma_rw_ack_intr;
  269. #define REG_RD_ADDR_bif_dma_rw_ack_intr 132
  270. #define REG_WR_ADDR_bif_dma_rw_ack_intr 132
  271. /* Register r_intr, scope bif_dma, type r */
  272. typedef struct {
  273. unsigned int ext_dma0 : 1;
  274. unsigned int ext_dma1 : 1;
  275. unsigned int ext_dma2 : 1;
  276. unsigned int ext_dma3 : 1;
  277. unsigned int dummy1 : 28;
  278. } reg_bif_dma_r_intr;
  279. #define REG_RD_ADDR_bif_dma_r_intr 136
  280. /* Register r_masked_intr, scope bif_dma, type r */
  281. typedef struct {
  282. unsigned int ext_dma0 : 1;
  283. unsigned int ext_dma1 : 1;
  284. unsigned int ext_dma2 : 1;
  285. unsigned int ext_dma3 : 1;
  286. unsigned int dummy1 : 28;
  287. } reg_bif_dma_r_masked_intr;
  288. #define REG_RD_ADDR_bif_dma_r_masked_intr 140
  289. /* Register rw_pin0_cfg, scope bif_dma, type rw */
  290. typedef struct {
  291. unsigned int master_ch : 2;
  292. unsigned int master_mode : 3;
  293. unsigned int slave_ch : 2;
  294. unsigned int slave_mode : 3;
  295. unsigned int dummy1 : 22;
  296. } reg_bif_dma_rw_pin0_cfg;
  297. #define REG_RD_ADDR_bif_dma_rw_pin0_cfg 160
  298. #define REG_WR_ADDR_bif_dma_rw_pin0_cfg 160
  299. /* Register rw_pin1_cfg, scope bif_dma, type rw */
  300. typedef struct {
  301. unsigned int master_ch : 2;
  302. unsigned int master_mode : 3;
  303. unsigned int slave_ch : 2;
  304. unsigned int slave_mode : 3;
  305. unsigned int dummy1 : 22;
  306. } reg_bif_dma_rw_pin1_cfg;
  307. #define REG_RD_ADDR_bif_dma_rw_pin1_cfg 164
  308. #define REG_WR_ADDR_bif_dma_rw_pin1_cfg 164
  309. /* Register rw_pin2_cfg, scope bif_dma, type rw */
  310. typedef struct {
  311. unsigned int master_ch : 2;
  312. unsigned int master_mode : 3;
  313. unsigned int slave_ch : 2;
  314. unsigned int slave_mode : 3;
  315. unsigned int dummy1 : 22;
  316. } reg_bif_dma_rw_pin2_cfg;
  317. #define REG_RD_ADDR_bif_dma_rw_pin2_cfg 168
  318. #define REG_WR_ADDR_bif_dma_rw_pin2_cfg 168
  319. /* Register rw_pin3_cfg, scope bif_dma, type rw */
  320. typedef struct {
  321. unsigned int master_ch : 2;
  322. unsigned int master_mode : 3;
  323. unsigned int slave_ch : 2;
  324. unsigned int slave_mode : 3;
  325. unsigned int dummy1 : 22;
  326. } reg_bif_dma_rw_pin3_cfg;
  327. #define REG_RD_ADDR_bif_dma_rw_pin3_cfg 172
  328. #define REG_WR_ADDR_bif_dma_rw_pin3_cfg 172
  329. /* Register rw_pin4_cfg, scope bif_dma, type rw */
  330. typedef struct {
  331. unsigned int master_ch : 2;
  332. unsigned int master_mode : 3;
  333. unsigned int slave_ch : 2;
  334. unsigned int slave_mode : 3;
  335. unsigned int dummy1 : 22;
  336. } reg_bif_dma_rw_pin4_cfg;
  337. #define REG_RD_ADDR_bif_dma_rw_pin4_cfg 176
  338. #define REG_WR_ADDR_bif_dma_rw_pin4_cfg 176
  339. /* Register rw_pin5_cfg, scope bif_dma, type rw */
  340. typedef struct {
  341. unsigned int master_ch : 2;
  342. unsigned int master_mode : 3;
  343. unsigned int slave_ch : 2;
  344. unsigned int slave_mode : 3;
  345. unsigned int dummy1 : 22;
  346. } reg_bif_dma_rw_pin5_cfg;
  347. #define REG_RD_ADDR_bif_dma_rw_pin5_cfg 180
  348. #define REG_WR_ADDR_bif_dma_rw_pin5_cfg 180
  349. /* Register rw_pin6_cfg, scope bif_dma, type rw */
  350. typedef struct {
  351. unsigned int master_ch : 2;
  352. unsigned int master_mode : 3;
  353. unsigned int slave_ch : 2;
  354. unsigned int slave_mode : 3;
  355. unsigned int dummy1 : 22;
  356. } reg_bif_dma_rw_pin6_cfg;
  357. #define REG_RD_ADDR_bif_dma_rw_pin6_cfg 184
  358. #define REG_WR_ADDR_bif_dma_rw_pin6_cfg 184
  359. /* Register rw_pin7_cfg, scope bif_dma, type rw */
  360. typedef struct {
  361. unsigned int master_ch : 2;
  362. unsigned int master_mode : 3;
  363. unsigned int slave_ch : 2;
  364. unsigned int slave_mode : 3;
  365. unsigned int dummy1 : 22;
  366. } reg_bif_dma_rw_pin7_cfg;
  367. #define REG_RD_ADDR_bif_dma_rw_pin7_cfg 188
  368. #define REG_WR_ADDR_bif_dma_rw_pin7_cfg 188
  369. /* Register r_pin_stat, scope bif_dma, type r */
  370. typedef struct {
  371. unsigned int pin0 : 1;
  372. unsigned int pin1 : 1;
  373. unsigned int pin2 : 1;
  374. unsigned int pin3 : 1;
  375. unsigned int pin4 : 1;
  376. unsigned int pin5 : 1;
  377. unsigned int pin6 : 1;
  378. unsigned int pin7 : 1;
  379. unsigned int dummy1 : 24;
  380. } reg_bif_dma_r_pin_stat;
  381. #define REG_RD_ADDR_bif_dma_r_pin_stat 192
  382. /* Constants */
  383. enum {
  384. regk_bif_dma_as_master = 0x00000001,
  385. regk_bif_dma_as_slave = 0x00000001,
  386. regk_bif_dma_burst1 = 0x00000000,
  387. regk_bif_dma_burst8 = 0x00000001,
  388. regk_bif_dma_bw16 = 0x00000001,
  389. regk_bif_dma_bw32 = 0x00000002,
  390. regk_bif_dma_bw8 = 0x00000000,
  391. regk_bif_dma_dack = 0x00000006,
  392. regk_bif_dma_dack_inv = 0x00000007,
  393. regk_bif_dma_force = 0x00000001,
  394. regk_bif_dma_hi = 0x00000003,
  395. regk_bif_dma_inv = 0x00000003,
  396. regk_bif_dma_lo = 0x00000002,
  397. regk_bif_dma_master = 0x00000001,
  398. regk_bif_dma_no = 0x00000000,
  399. regk_bif_dma_norm = 0x00000002,
  400. regk_bif_dma_off = 0x00000000,
  401. regk_bif_dma_rw_ch0_ctrl_default = 0x00000000,
  402. regk_bif_dma_rw_ch0_start_default = 0x00000000,
  403. regk_bif_dma_rw_ch1_ctrl_default = 0x00000000,
  404. regk_bif_dma_rw_ch1_start_default = 0x00000000,
  405. regk_bif_dma_rw_ch2_ctrl_default = 0x00000000,
  406. regk_bif_dma_rw_ch2_start_default = 0x00000000,
  407. regk_bif_dma_rw_ch3_ctrl_default = 0x00000000,
  408. regk_bif_dma_rw_ch3_start_default = 0x00000000,
  409. regk_bif_dma_rw_intr_mask_default = 0x00000000,
  410. regk_bif_dma_rw_pin0_cfg_default = 0x00000000,
  411. regk_bif_dma_rw_pin1_cfg_default = 0x00000000,
  412. regk_bif_dma_rw_pin2_cfg_default = 0x00000000,
  413. regk_bif_dma_rw_pin3_cfg_default = 0x00000000,
  414. regk_bif_dma_rw_pin4_cfg_default = 0x00000000,
  415. regk_bif_dma_rw_pin5_cfg_default = 0x00000000,
  416. regk_bif_dma_rw_pin6_cfg_default = 0x00000000,
  417. regk_bif_dma_rw_pin7_cfg_default = 0x00000000,
  418. regk_bif_dma_slave = 0x00000002,
  419. regk_bif_dma_sreq = 0x00000006,
  420. regk_bif_dma_sreq_inv = 0x00000007,
  421. regk_bif_dma_tc = 0x00000004,
  422. regk_bif_dma_tc_inv = 0x00000005,
  423. regk_bif_dma_yes = 0x00000001
  424. };
  425. #endif /* __bif_dma_defs_h */