123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276 |
- #ifndef __gio_defs_asm_h
- #define __gio_defs_asm_h
- /*
- * This file is autogenerated from
- * file: ../../inst/gio/rtl/gio_regs.r
- * id: gio_regs.r,v 1.5 2005/02/04 09:43:21 perz Exp
- * last modfied: Mon Apr 11 16:07:47 2005
- *
- * by /n/asic/design/tools/rdesc/src/rdes2c -asm --outfile asm/gio_defs_asm.h ../../inst/gio/rtl/gio_regs.r
- * id: $Id: gio_defs_asm.h,v 1.1 2007/02/13 11:55:30 starvik Exp $
- * Any changes here will be lost.
- *
- * -*- buffer-read-only: t -*-
- */
- #ifndef REG_FIELD
- #define REG_FIELD( scope, reg, field, value ) \
- REG_FIELD_X_( value, reg_##scope##_##reg##___##field##___lsb )
- #define REG_FIELD_X_( value, shift ) ((value) << shift)
- #endif
- #ifndef REG_STATE
- #define REG_STATE( scope, reg, field, symbolic_value ) \
- REG_STATE_X_( regk_##scope##_##symbolic_value, reg_##scope##_##reg##___##field##___lsb )
- #define REG_STATE_X_( k, shift ) (k << shift)
- #endif
- #ifndef REG_MASK
- #define REG_MASK( scope, reg, field ) \
- REG_MASK_X_( reg_##scope##_##reg##___##field##___width, reg_##scope##_##reg##___##field##___lsb )
- #define REG_MASK_X_( width, lsb ) (((1 << width)-1) << lsb)
- #endif
- #ifndef REG_LSB
- #define REG_LSB( scope, reg, field ) reg_##scope##_##reg##___##field##___lsb
- #endif
- #ifndef REG_BIT
- #define REG_BIT( scope, reg, field ) reg_##scope##_##reg##___##field##___bit
- #endif
- #ifndef REG_ADDR
- #define REG_ADDR( scope, inst, reg ) REG_ADDR_X_(inst, reg_##scope##_##reg##_offset)
- #define REG_ADDR_X_( inst, offs ) ((inst) + offs)
- #endif
- #ifndef REG_ADDR_VECT
- #define REG_ADDR_VECT( scope, inst, reg, index ) \
- REG_ADDR_VECT_X_(inst, reg_##scope##_##reg##_offset, index, \
- STRIDE_##scope##_##reg )
- #define REG_ADDR_VECT_X_( inst, offs, index, stride ) \
- ((inst) + offs + (index) * stride)
- #endif
- /* Register rw_pa_dout, scope gio, type rw */
- #define reg_gio_rw_pa_dout___data___lsb 0
- #define reg_gio_rw_pa_dout___data___width 8
- #define reg_gio_rw_pa_dout_offset 0
- /* Register r_pa_din, scope gio, type r */
- #define reg_gio_r_pa_din___data___lsb 0
- #define reg_gio_r_pa_din___data___width 8
- #define reg_gio_r_pa_din_offset 4
- /* Register rw_pa_oe, scope gio, type rw */
- #define reg_gio_rw_pa_oe___oe___lsb 0
- #define reg_gio_rw_pa_oe___oe___width 8
- #define reg_gio_rw_pa_oe_offset 8
- /* Register rw_intr_cfg, scope gio, type rw */
- #define reg_gio_rw_intr_cfg___pa0___lsb 0
- #define reg_gio_rw_intr_cfg___pa0___width 3
- #define reg_gio_rw_intr_cfg___pa1___lsb 3
- #define reg_gio_rw_intr_cfg___pa1___width 3
- #define reg_gio_rw_intr_cfg___pa2___lsb 6
- #define reg_gio_rw_intr_cfg___pa2___width 3
- #define reg_gio_rw_intr_cfg___pa3___lsb 9
- #define reg_gio_rw_intr_cfg___pa3___width 3
- #define reg_gio_rw_intr_cfg___pa4___lsb 12
- #define reg_gio_rw_intr_cfg___pa4___width 3
- #define reg_gio_rw_intr_cfg___pa5___lsb 15
- #define reg_gio_rw_intr_cfg___pa5___width 3
- #define reg_gio_rw_intr_cfg___pa6___lsb 18
- #define reg_gio_rw_intr_cfg___pa6___width 3
- #define reg_gio_rw_intr_cfg___pa7___lsb 21
- #define reg_gio_rw_intr_cfg___pa7___width 3
- #define reg_gio_rw_intr_cfg_offset 12
- /* Register rw_intr_mask, scope gio, type rw */
- #define reg_gio_rw_intr_mask___pa0___lsb 0
- #define reg_gio_rw_intr_mask___pa0___width 1
- #define reg_gio_rw_intr_mask___pa0___bit 0
- #define reg_gio_rw_intr_mask___pa1___lsb 1
- #define reg_gio_rw_intr_mask___pa1___width 1
- #define reg_gio_rw_intr_mask___pa1___bit 1
- #define reg_gio_rw_intr_mask___pa2___lsb 2
- #define reg_gio_rw_intr_mask___pa2___width 1
- #define reg_gio_rw_intr_mask___pa2___bit 2
- #define reg_gio_rw_intr_mask___pa3___lsb 3
- #define reg_gio_rw_intr_mask___pa3___width 1
- #define reg_gio_rw_intr_mask___pa3___bit 3
- #define reg_gio_rw_intr_mask___pa4___lsb 4
- #define reg_gio_rw_intr_mask___pa4___width 1
- #define reg_gio_rw_intr_mask___pa4___bit 4
- #define reg_gio_rw_intr_mask___pa5___lsb 5
- #define reg_gio_rw_intr_mask___pa5___width 1
- #define reg_gio_rw_intr_mask___pa5___bit 5
- #define reg_gio_rw_intr_mask___pa6___lsb 6
- #define reg_gio_rw_intr_mask___pa6___width 1
- #define reg_gio_rw_intr_mask___pa6___bit 6
- #define reg_gio_rw_intr_mask___pa7___lsb 7
- #define reg_gio_rw_intr_mask___pa7___width 1
- #define reg_gio_rw_intr_mask___pa7___bit 7
- #define reg_gio_rw_intr_mask_offset 16
- /* Register rw_ack_intr, scope gio, type rw */
- #define reg_gio_rw_ack_intr___pa0___lsb 0
- #define reg_gio_rw_ack_intr___pa0___width 1
- #define reg_gio_rw_ack_intr___pa0___bit 0
- #define reg_gio_rw_ack_intr___pa1___lsb 1
- #define reg_gio_rw_ack_intr___pa1___width 1
- #define reg_gio_rw_ack_intr___pa1___bit 1
- #define reg_gio_rw_ack_intr___pa2___lsb 2
- #define reg_gio_rw_ack_intr___pa2___width 1
- #define reg_gio_rw_ack_intr___pa2___bit 2
- #define reg_gio_rw_ack_intr___pa3___lsb 3
- #define reg_gio_rw_ack_intr___pa3___width 1
- #define reg_gio_rw_ack_intr___pa3___bit 3
- #define reg_gio_rw_ack_intr___pa4___lsb 4
- #define reg_gio_rw_ack_intr___pa4___width 1
- #define reg_gio_rw_ack_intr___pa4___bit 4
- #define reg_gio_rw_ack_intr___pa5___lsb 5
- #define reg_gio_rw_ack_intr___pa5___width 1
- #define reg_gio_rw_ack_intr___pa5___bit 5
- #define reg_gio_rw_ack_intr___pa6___lsb 6
- #define reg_gio_rw_ack_intr___pa6___width 1
- #define reg_gio_rw_ack_intr___pa6___bit 6
- #define reg_gio_rw_ack_intr___pa7___lsb 7
- #define reg_gio_rw_ack_intr___pa7___width 1
- #define reg_gio_rw_ack_intr___pa7___bit 7
- #define reg_gio_rw_ack_intr_offset 20
- /* Register r_intr, scope gio, type r */
- #define reg_gio_r_intr___pa0___lsb 0
- #define reg_gio_r_intr___pa0___width 1
- #define reg_gio_r_intr___pa0___bit 0
- #define reg_gio_r_intr___pa1___lsb 1
- #define reg_gio_r_intr___pa1___width 1
- #define reg_gio_r_intr___pa1___bit 1
- #define reg_gio_r_intr___pa2___lsb 2
- #define reg_gio_r_intr___pa2___width 1
- #define reg_gio_r_intr___pa2___bit 2
- #define reg_gio_r_intr___pa3___lsb 3
- #define reg_gio_r_intr___pa3___width 1
- #define reg_gio_r_intr___pa3___bit 3
- #define reg_gio_r_intr___pa4___lsb 4
- #define reg_gio_r_intr___pa4___width 1
- #define reg_gio_r_intr___pa4___bit 4
- #define reg_gio_r_intr___pa5___lsb 5
- #define reg_gio_r_intr___pa5___width 1
- #define reg_gio_r_intr___pa5___bit 5
- #define reg_gio_r_intr___pa6___lsb 6
- #define reg_gio_r_intr___pa6___width 1
- #define reg_gio_r_intr___pa6___bit 6
- #define reg_gio_r_intr___pa7___lsb 7
- #define reg_gio_r_intr___pa7___width 1
- #define reg_gio_r_intr___pa7___bit 7
- #define reg_gio_r_intr_offset 24
- /* Register r_masked_intr, scope gio, type r */
- #define reg_gio_r_masked_intr___pa0___lsb 0
- #define reg_gio_r_masked_intr___pa0___width 1
- #define reg_gio_r_masked_intr___pa0___bit 0
- #define reg_gio_r_masked_intr___pa1___lsb 1
- #define reg_gio_r_masked_intr___pa1___width 1
- #define reg_gio_r_masked_intr___pa1___bit 1
- #define reg_gio_r_masked_intr___pa2___lsb 2
- #define reg_gio_r_masked_intr___pa2___width 1
- #define reg_gio_r_masked_intr___pa2___bit 2
- #define reg_gio_r_masked_intr___pa3___lsb 3
- #define reg_gio_r_masked_intr___pa3___width 1
- #define reg_gio_r_masked_intr___pa3___bit 3
- #define reg_gio_r_masked_intr___pa4___lsb 4
- #define reg_gio_r_masked_intr___pa4___width 1
- #define reg_gio_r_masked_intr___pa4___bit 4
- #define reg_gio_r_masked_intr___pa5___lsb 5
- #define reg_gio_r_masked_intr___pa5___width 1
- #define reg_gio_r_masked_intr___pa5___bit 5
- #define reg_gio_r_masked_intr___pa6___lsb 6
- #define reg_gio_r_masked_intr___pa6___width 1
- #define reg_gio_r_masked_intr___pa6___bit 6
- #define reg_gio_r_masked_intr___pa7___lsb 7
- #define reg_gio_r_masked_intr___pa7___width 1
- #define reg_gio_r_masked_intr___pa7___bit 7
- #define reg_gio_r_masked_intr_offset 28
- /* Register rw_pb_dout, scope gio, type rw */
- #define reg_gio_rw_pb_dout___data___lsb 0
- #define reg_gio_rw_pb_dout___data___width 18
- #define reg_gio_rw_pb_dout_offset 32
- /* Register r_pb_din, scope gio, type r */
- #define reg_gio_r_pb_din___data___lsb 0
- #define reg_gio_r_pb_din___data___width 18
- #define reg_gio_r_pb_din_offset 36
- /* Register rw_pb_oe, scope gio, type rw */
- #define reg_gio_rw_pb_oe___oe___lsb 0
- #define reg_gio_rw_pb_oe___oe___width 18
- #define reg_gio_rw_pb_oe_offset 40
- /* Register rw_pc_dout, scope gio, type rw */
- #define reg_gio_rw_pc_dout___data___lsb 0
- #define reg_gio_rw_pc_dout___data___width 18
- #define reg_gio_rw_pc_dout_offset 48
- /* Register r_pc_din, scope gio, type r */
- #define reg_gio_r_pc_din___data___lsb 0
- #define reg_gio_r_pc_din___data___width 18
- #define reg_gio_r_pc_din_offset 52
- /* Register rw_pc_oe, scope gio, type rw */
- #define reg_gio_rw_pc_oe___oe___lsb 0
- #define reg_gio_rw_pc_oe___oe___width 18
- #define reg_gio_rw_pc_oe_offset 56
- /* Register rw_pd_dout, scope gio, type rw */
- #define reg_gio_rw_pd_dout___data___lsb 0
- #define reg_gio_rw_pd_dout___data___width 18
- #define reg_gio_rw_pd_dout_offset 64
- /* Register r_pd_din, scope gio, type r */
- #define reg_gio_r_pd_din___data___lsb 0
- #define reg_gio_r_pd_din___data___width 18
- #define reg_gio_r_pd_din_offset 68
- /* Register rw_pd_oe, scope gio, type rw */
- #define reg_gio_rw_pd_oe___oe___lsb 0
- #define reg_gio_rw_pd_oe___oe___width 18
- #define reg_gio_rw_pd_oe_offset 72
- /* Register rw_pe_dout, scope gio, type rw */
- #define reg_gio_rw_pe_dout___data___lsb 0
- #define reg_gio_rw_pe_dout___data___width 18
- #define reg_gio_rw_pe_dout_offset 80
- /* Register r_pe_din, scope gio, type r */
- #define reg_gio_r_pe_din___data___lsb 0
- #define reg_gio_r_pe_din___data___width 18
- #define reg_gio_r_pe_din_offset 84
- /* Register rw_pe_oe, scope gio, type rw */
- #define reg_gio_rw_pe_oe___oe___lsb 0
- #define reg_gio_rw_pe_oe___oe___width 18
- #define reg_gio_rw_pe_oe_offset 88
- /* Constants */
- #define regk_gio_anyedge 0x00000007
- #define regk_gio_hi 0x00000001
- #define regk_gio_lo 0x00000002
- #define regk_gio_negedge 0x00000006
- #define regk_gio_no 0x00000000
- #define regk_gio_off 0x00000000
- #define regk_gio_posedge 0x00000005
- #define regk_gio_rw_intr_cfg_default 0x00000000
- #define regk_gio_rw_intr_mask_default 0x00000000
- #define regk_gio_rw_pa_oe_default 0x00000000
- #define regk_gio_rw_pb_oe_default 0x00000000
- #define regk_gio_rw_pc_oe_default 0x00000000
- #define regk_gio_rw_pd_oe_default 0x00000000
- #define regk_gio_rw_pe_oe_default 0x00000000
- #define regk_gio_set 0x00000003
- #define regk_gio_yes 0x00000001
- #endif /* __gio_defs_asm_h */
|