gio_defs_asm.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276
  1. #ifndef __gio_defs_asm_h
  2. #define __gio_defs_asm_h
  3. /*
  4. * This file is autogenerated from
  5. * file: ../../inst/gio/rtl/gio_regs.r
  6. * id: gio_regs.r,v 1.5 2005/02/04 09:43:21 perz Exp
  7. * last modfied: Mon Apr 11 16:07:47 2005
  8. *
  9. * by /n/asic/design/tools/rdesc/src/rdes2c -asm --outfile asm/gio_defs_asm.h ../../inst/gio/rtl/gio_regs.r
  10. * id: $Id: gio_defs_asm.h,v 1.1 2007/02/13 11:55:30 starvik Exp $
  11. * Any changes here will be lost.
  12. *
  13. * -*- buffer-read-only: t -*-
  14. */
  15. #ifndef REG_FIELD
  16. #define REG_FIELD( scope, reg, field, value ) \
  17. REG_FIELD_X_( value, reg_##scope##_##reg##___##field##___lsb )
  18. #define REG_FIELD_X_( value, shift ) ((value) << shift)
  19. #endif
  20. #ifndef REG_STATE
  21. #define REG_STATE( scope, reg, field, symbolic_value ) \
  22. REG_STATE_X_( regk_##scope##_##symbolic_value, reg_##scope##_##reg##___##field##___lsb )
  23. #define REG_STATE_X_( k, shift ) (k << shift)
  24. #endif
  25. #ifndef REG_MASK
  26. #define REG_MASK( scope, reg, field ) \
  27. REG_MASK_X_( reg_##scope##_##reg##___##field##___width, reg_##scope##_##reg##___##field##___lsb )
  28. #define REG_MASK_X_( width, lsb ) (((1 << width)-1) << lsb)
  29. #endif
  30. #ifndef REG_LSB
  31. #define REG_LSB( scope, reg, field ) reg_##scope##_##reg##___##field##___lsb
  32. #endif
  33. #ifndef REG_BIT
  34. #define REG_BIT( scope, reg, field ) reg_##scope##_##reg##___##field##___bit
  35. #endif
  36. #ifndef REG_ADDR
  37. #define REG_ADDR( scope, inst, reg ) REG_ADDR_X_(inst, reg_##scope##_##reg##_offset)
  38. #define REG_ADDR_X_( inst, offs ) ((inst) + offs)
  39. #endif
  40. #ifndef REG_ADDR_VECT
  41. #define REG_ADDR_VECT( scope, inst, reg, index ) \
  42. REG_ADDR_VECT_X_(inst, reg_##scope##_##reg##_offset, index, \
  43. STRIDE_##scope##_##reg )
  44. #define REG_ADDR_VECT_X_( inst, offs, index, stride ) \
  45. ((inst) + offs + (index) * stride)
  46. #endif
  47. /* Register rw_pa_dout, scope gio, type rw */
  48. #define reg_gio_rw_pa_dout___data___lsb 0
  49. #define reg_gio_rw_pa_dout___data___width 8
  50. #define reg_gio_rw_pa_dout_offset 0
  51. /* Register r_pa_din, scope gio, type r */
  52. #define reg_gio_r_pa_din___data___lsb 0
  53. #define reg_gio_r_pa_din___data___width 8
  54. #define reg_gio_r_pa_din_offset 4
  55. /* Register rw_pa_oe, scope gio, type rw */
  56. #define reg_gio_rw_pa_oe___oe___lsb 0
  57. #define reg_gio_rw_pa_oe___oe___width 8
  58. #define reg_gio_rw_pa_oe_offset 8
  59. /* Register rw_intr_cfg, scope gio, type rw */
  60. #define reg_gio_rw_intr_cfg___pa0___lsb 0
  61. #define reg_gio_rw_intr_cfg___pa0___width 3
  62. #define reg_gio_rw_intr_cfg___pa1___lsb 3
  63. #define reg_gio_rw_intr_cfg___pa1___width 3
  64. #define reg_gio_rw_intr_cfg___pa2___lsb 6
  65. #define reg_gio_rw_intr_cfg___pa2___width 3
  66. #define reg_gio_rw_intr_cfg___pa3___lsb 9
  67. #define reg_gio_rw_intr_cfg___pa3___width 3
  68. #define reg_gio_rw_intr_cfg___pa4___lsb 12
  69. #define reg_gio_rw_intr_cfg___pa4___width 3
  70. #define reg_gio_rw_intr_cfg___pa5___lsb 15
  71. #define reg_gio_rw_intr_cfg___pa5___width 3
  72. #define reg_gio_rw_intr_cfg___pa6___lsb 18
  73. #define reg_gio_rw_intr_cfg___pa6___width 3
  74. #define reg_gio_rw_intr_cfg___pa7___lsb 21
  75. #define reg_gio_rw_intr_cfg___pa7___width 3
  76. #define reg_gio_rw_intr_cfg_offset 12
  77. /* Register rw_intr_mask, scope gio, type rw */
  78. #define reg_gio_rw_intr_mask___pa0___lsb 0
  79. #define reg_gio_rw_intr_mask___pa0___width 1
  80. #define reg_gio_rw_intr_mask___pa0___bit 0
  81. #define reg_gio_rw_intr_mask___pa1___lsb 1
  82. #define reg_gio_rw_intr_mask___pa1___width 1
  83. #define reg_gio_rw_intr_mask___pa1___bit 1
  84. #define reg_gio_rw_intr_mask___pa2___lsb 2
  85. #define reg_gio_rw_intr_mask___pa2___width 1
  86. #define reg_gio_rw_intr_mask___pa2___bit 2
  87. #define reg_gio_rw_intr_mask___pa3___lsb 3
  88. #define reg_gio_rw_intr_mask___pa3___width 1
  89. #define reg_gio_rw_intr_mask___pa3___bit 3
  90. #define reg_gio_rw_intr_mask___pa4___lsb 4
  91. #define reg_gio_rw_intr_mask___pa4___width 1
  92. #define reg_gio_rw_intr_mask___pa4___bit 4
  93. #define reg_gio_rw_intr_mask___pa5___lsb 5
  94. #define reg_gio_rw_intr_mask___pa5___width 1
  95. #define reg_gio_rw_intr_mask___pa5___bit 5
  96. #define reg_gio_rw_intr_mask___pa6___lsb 6
  97. #define reg_gio_rw_intr_mask___pa6___width 1
  98. #define reg_gio_rw_intr_mask___pa6___bit 6
  99. #define reg_gio_rw_intr_mask___pa7___lsb 7
  100. #define reg_gio_rw_intr_mask___pa7___width 1
  101. #define reg_gio_rw_intr_mask___pa7___bit 7
  102. #define reg_gio_rw_intr_mask_offset 16
  103. /* Register rw_ack_intr, scope gio, type rw */
  104. #define reg_gio_rw_ack_intr___pa0___lsb 0
  105. #define reg_gio_rw_ack_intr___pa0___width 1
  106. #define reg_gio_rw_ack_intr___pa0___bit 0
  107. #define reg_gio_rw_ack_intr___pa1___lsb 1
  108. #define reg_gio_rw_ack_intr___pa1___width 1
  109. #define reg_gio_rw_ack_intr___pa1___bit 1
  110. #define reg_gio_rw_ack_intr___pa2___lsb 2
  111. #define reg_gio_rw_ack_intr___pa2___width 1
  112. #define reg_gio_rw_ack_intr___pa2___bit 2
  113. #define reg_gio_rw_ack_intr___pa3___lsb 3
  114. #define reg_gio_rw_ack_intr___pa3___width 1
  115. #define reg_gio_rw_ack_intr___pa3___bit 3
  116. #define reg_gio_rw_ack_intr___pa4___lsb 4
  117. #define reg_gio_rw_ack_intr___pa4___width 1
  118. #define reg_gio_rw_ack_intr___pa4___bit 4
  119. #define reg_gio_rw_ack_intr___pa5___lsb 5
  120. #define reg_gio_rw_ack_intr___pa5___width 1
  121. #define reg_gio_rw_ack_intr___pa5___bit 5
  122. #define reg_gio_rw_ack_intr___pa6___lsb 6
  123. #define reg_gio_rw_ack_intr___pa6___width 1
  124. #define reg_gio_rw_ack_intr___pa6___bit 6
  125. #define reg_gio_rw_ack_intr___pa7___lsb 7
  126. #define reg_gio_rw_ack_intr___pa7___width 1
  127. #define reg_gio_rw_ack_intr___pa7___bit 7
  128. #define reg_gio_rw_ack_intr_offset 20
  129. /* Register r_intr, scope gio, type r */
  130. #define reg_gio_r_intr___pa0___lsb 0
  131. #define reg_gio_r_intr___pa0___width 1
  132. #define reg_gio_r_intr___pa0___bit 0
  133. #define reg_gio_r_intr___pa1___lsb 1
  134. #define reg_gio_r_intr___pa1___width 1
  135. #define reg_gio_r_intr___pa1___bit 1
  136. #define reg_gio_r_intr___pa2___lsb 2
  137. #define reg_gio_r_intr___pa2___width 1
  138. #define reg_gio_r_intr___pa2___bit 2
  139. #define reg_gio_r_intr___pa3___lsb 3
  140. #define reg_gio_r_intr___pa3___width 1
  141. #define reg_gio_r_intr___pa3___bit 3
  142. #define reg_gio_r_intr___pa4___lsb 4
  143. #define reg_gio_r_intr___pa4___width 1
  144. #define reg_gio_r_intr___pa4___bit 4
  145. #define reg_gio_r_intr___pa5___lsb 5
  146. #define reg_gio_r_intr___pa5___width 1
  147. #define reg_gio_r_intr___pa5___bit 5
  148. #define reg_gio_r_intr___pa6___lsb 6
  149. #define reg_gio_r_intr___pa6___width 1
  150. #define reg_gio_r_intr___pa6___bit 6
  151. #define reg_gio_r_intr___pa7___lsb 7
  152. #define reg_gio_r_intr___pa7___width 1
  153. #define reg_gio_r_intr___pa7___bit 7
  154. #define reg_gio_r_intr_offset 24
  155. /* Register r_masked_intr, scope gio, type r */
  156. #define reg_gio_r_masked_intr___pa0___lsb 0
  157. #define reg_gio_r_masked_intr___pa0___width 1
  158. #define reg_gio_r_masked_intr___pa0___bit 0
  159. #define reg_gio_r_masked_intr___pa1___lsb 1
  160. #define reg_gio_r_masked_intr___pa1___width 1
  161. #define reg_gio_r_masked_intr___pa1___bit 1
  162. #define reg_gio_r_masked_intr___pa2___lsb 2
  163. #define reg_gio_r_masked_intr___pa2___width 1
  164. #define reg_gio_r_masked_intr___pa2___bit 2
  165. #define reg_gio_r_masked_intr___pa3___lsb 3
  166. #define reg_gio_r_masked_intr___pa3___width 1
  167. #define reg_gio_r_masked_intr___pa3___bit 3
  168. #define reg_gio_r_masked_intr___pa4___lsb 4
  169. #define reg_gio_r_masked_intr___pa4___width 1
  170. #define reg_gio_r_masked_intr___pa4___bit 4
  171. #define reg_gio_r_masked_intr___pa5___lsb 5
  172. #define reg_gio_r_masked_intr___pa5___width 1
  173. #define reg_gio_r_masked_intr___pa5___bit 5
  174. #define reg_gio_r_masked_intr___pa6___lsb 6
  175. #define reg_gio_r_masked_intr___pa6___width 1
  176. #define reg_gio_r_masked_intr___pa6___bit 6
  177. #define reg_gio_r_masked_intr___pa7___lsb 7
  178. #define reg_gio_r_masked_intr___pa7___width 1
  179. #define reg_gio_r_masked_intr___pa7___bit 7
  180. #define reg_gio_r_masked_intr_offset 28
  181. /* Register rw_pb_dout, scope gio, type rw */
  182. #define reg_gio_rw_pb_dout___data___lsb 0
  183. #define reg_gio_rw_pb_dout___data___width 18
  184. #define reg_gio_rw_pb_dout_offset 32
  185. /* Register r_pb_din, scope gio, type r */
  186. #define reg_gio_r_pb_din___data___lsb 0
  187. #define reg_gio_r_pb_din___data___width 18
  188. #define reg_gio_r_pb_din_offset 36
  189. /* Register rw_pb_oe, scope gio, type rw */
  190. #define reg_gio_rw_pb_oe___oe___lsb 0
  191. #define reg_gio_rw_pb_oe___oe___width 18
  192. #define reg_gio_rw_pb_oe_offset 40
  193. /* Register rw_pc_dout, scope gio, type rw */
  194. #define reg_gio_rw_pc_dout___data___lsb 0
  195. #define reg_gio_rw_pc_dout___data___width 18
  196. #define reg_gio_rw_pc_dout_offset 48
  197. /* Register r_pc_din, scope gio, type r */
  198. #define reg_gio_r_pc_din___data___lsb 0
  199. #define reg_gio_r_pc_din___data___width 18
  200. #define reg_gio_r_pc_din_offset 52
  201. /* Register rw_pc_oe, scope gio, type rw */
  202. #define reg_gio_rw_pc_oe___oe___lsb 0
  203. #define reg_gio_rw_pc_oe___oe___width 18
  204. #define reg_gio_rw_pc_oe_offset 56
  205. /* Register rw_pd_dout, scope gio, type rw */
  206. #define reg_gio_rw_pd_dout___data___lsb 0
  207. #define reg_gio_rw_pd_dout___data___width 18
  208. #define reg_gio_rw_pd_dout_offset 64
  209. /* Register r_pd_din, scope gio, type r */
  210. #define reg_gio_r_pd_din___data___lsb 0
  211. #define reg_gio_r_pd_din___data___width 18
  212. #define reg_gio_r_pd_din_offset 68
  213. /* Register rw_pd_oe, scope gio, type rw */
  214. #define reg_gio_rw_pd_oe___oe___lsb 0
  215. #define reg_gio_rw_pd_oe___oe___width 18
  216. #define reg_gio_rw_pd_oe_offset 72
  217. /* Register rw_pe_dout, scope gio, type rw */
  218. #define reg_gio_rw_pe_dout___data___lsb 0
  219. #define reg_gio_rw_pe_dout___data___width 18
  220. #define reg_gio_rw_pe_dout_offset 80
  221. /* Register r_pe_din, scope gio, type r */
  222. #define reg_gio_r_pe_din___data___lsb 0
  223. #define reg_gio_r_pe_din___data___width 18
  224. #define reg_gio_r_pe_din_offset 84
  225. /* Register rw_pe_oe, scope gio, type rw */
  226. #define reg_gio_rw_pe_oe___oe___lsb 0
  227. #define reg_gio_rw_pe_oe___oe___width 18
  228. #define reg_gio_rw_pe_oe_offset 88
  229. /* Constants */
  230. #define regk_gio_anyedge 0x00000007
  231. #define regk_gio_hi 0x00000001
  232. #define regk_gio_lo 0x00000002
  233. #define regk_gio_negedge 0x00000006
  234. #define regk_gio_no 0x00000000
  235. #define regk_gio_off 0x00000000
  236. #define regk_gio_posedge 0x00000005
  237. #define regk_gio_rw_intr_cfg_default 0x00000000
  238. #define regk_gio_rw_intr_mask_default 0x00000000
  239. #define regk_gio_rw_pa_oe_default 0x00000000
  240. #define regk_gio_rw_pb_oe_default 0x00000000
  241. #define regk_gio_rw_pc_oe_default 0x00000000
  242. #define regk_gio_rw_pd_oe_default 0x00000000
  243. #define regk_gio_rw_pe_oe_default 0x00000000
  244. #define regk_gio_set 0x00000003
  245. #define regk_gio_yes 0x00000001
  246. #endif /* __gio_defs_asm_h */