timer_defs_asm.h 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228
  1. #ifndef __timer_defs_asm_h
  2. #define __timer_defs_asm_h
  3. /*
  4. * This file is autogenerated from
  5. * file: timer.r
  6. *
  7. * by ../../../tools/rdesc/bin/rdes2c -asm -outfile timer_defs_asm.h timer.r
  8. * Any changes here will be lost.
  9. *
  10. * -*- buffer-read-only: t -*-
  11. */
  12. #ifndef REG_FIELD
  13. #define REG_FIELD( scope, reg, field, value ) \
  14. REG_FIELD_X_( value, reg_##scope##_##reg##___##field##___lsb )
  15. #define REG_FIELD_X_( value, shift ) ((value) << shift)
  16. #endif
  17. #ifndef REG_STATE
  18. #define REG_STATE( scope, reg, field, symbolic_value ) \
  19. REG_STATE_X_( regk_##scope##_##symbolic_value, reg_##scope##_##reg##___##field##___lsb )
  20. #define REG_STATE_X_( k, shift ) (k << shift)
  21. #endif
  22. #ifndef REG_MASK
  23. #define REG_MASK( scope, reg, field ) \
  24. REG_MASK_X_( reg_##scope##_##reg##___##field##___width, reg_##scope##_##reg##___##field##___lsb )
  25. #define REG_MASK_X_( width, lsb ) (((1 << width)-1) << lsb)
  26. #endif
  27. #ifndef REG_LSB
  28. #define REG_LSB( scope, reg, field ) reg_##scope##_##reg##___##field##___lsb
  29. #endif
  30. #ifndef REG_BIT
  31. #define REG_BIT( scope, reg, field ) reg_##scope##_##reg##___##field##___bit
  32. #endif
  33. #ifndef REG_ADDR
  34. #define REG_ADDR( scope, inst, reg ) REG_ADDR_X_(inst, reg_##scope##_##reg##_offset)
  35. #define REG_ADDR_X_( inst, offs ) ((inst) + offs)
  36. #endif
  37. #ifndef REG_ADDR_VECT
  38. #define REG_ADDR_VECT( scope, inst, reg, index ) \
  39. REG_ADDR_VECT_X_(inst, reg_##scope##_##reg##_offset, index, \
  40. STRIDE_##scope##_##reg )
  41. #define REG_ADDR_VECT_X_( inst, offs, index, stride ) \
  42. ((inst) + offs + (index) * stride)
  43. #endif
  44. /* Register rw_tmr0_div, scope timer, type rw */
  45. #define reg_timer_rw_tmr0_div_offset 0
  46. /* Register r_tmr0_data, scope timer, type r */
  47. #define reg_timer_r_tmr0_data_offset 4
  48. /* Register rw_tmr0_ctrl, scope timer, type rw */
  49. #define reg_timer_rw_tmr0_ctrl___op___lsb 0
  50. #define reg_timer_rw_tmr0_ctrl___op___width 2
  51. #define reg_timer_rw_tmr0_ctrl___freq___lsb 2
  52. #define reg_timer_rw_tmr0_ctrl___freq___width 3
  53. #define reg_timer_rw_tmr0_ctrl_offset 8
  54. /* Register rw_tmr1_div, scope timer, type rw */
  55. #define reg_timer_rw_tmr1_div_offset 16
  56. /* Register r_tmr1_data, scope timer, type r */
  57. #define reg_timer_r_tmr1_data_offset 20
  58. /* Register rw_tmr1_ctrl, scope timer, type rw */
  59. #define reg_timer_rw_tmr1_ctrl___op___lsb 0
  60. #define reg_timer_rw_tmr1_ctrl___op___width 2
  61. #define reg_timer_rw_tmr1_ctrl___freq___lsb 2
  62. #define reg_timer_rw_tmr1_ctrl___freq___width 3
  63. #define reg_timer_rw_tmr1_ctrl_offset 24
  64. /* Register rs_cnt_data, scope timer, type rs */
  65. #define reg_timer_rs_cnt_data___tmr___lsb 0
  66. #define reg_timer_rs_cnt_data___tmr___width 24
  67. #define reg_timer_rs_cnt_data___cnt___lsb 24
  68. #define reg_timer_rs_cnt_data___cnt___width 8
  69. #define reg_timer_rs_cnt_data_offset 32
  70. /* Register r_cnt_data, scope timer, type r */
  71. #define reg_timer_r_cnt_data___tmr___lsb 0
  72. #define reg_timer_r_cnt_data___tmr___width 24
  73. #define reg_timer_r_cnt_data___cnt___lsb 24
  74. #define reg_timer_r_cnt_data___cnt___width 8
  75. #define reg_timer_r_cnt_data_offset 36
  76. /* Register rw_cnt_cfg, scope timer, type rw */
  77. #define reg_timer_rw_cnt_cfg___clk___lsb 0
  78. #define reg_timer_rw_cnt_cfg___clk___width 2
  79. #define reg_timer_rw_cnt_cfg_offset 40
  80. /* Register rw_trig, scope timer, type rw */
  81. #define reg_timer_rw_trig_offset 48
  82. /* Register rw_trig_cfg, scope timer, type rw */
  83. #define reg_timer_rw_trig_cfg___tmr___lsb 0
  84. #define reg_timer_rw_trig_cfg___tmr___width 2
  85. #define reg_timer_rw_trig_cfg_offset 52
  86. /* Register r_time, scope timer, type r */
  87. #define reg_timer_r_time_offset 56
  88. /* Register rw_out, scope timer, type rw */
  89. #define reg_timer_rw_out___tmr___lsb 0
  90. #define reg_timer_rw_out___tmr___width 2
  91. #define reg_timer_rw_out_offset 60
  92. /* Register rw_wd_ctrl, scope timer, type rw */
  93. #define reg_timer_rw_wd_ctrl___cnt___lsb 0
  94. #define reg_timer_rw_wd_ctrl___cnt___width 8
  95. #define reg_timer_rw_wd_ctrl___cmd___lsb 8
  96. #define reg_timer_rw_wd_ctrl___cmd___width 1
  97. #define reg_timer_rw_wd_ctrl___cmd___bit 8
  98. #define reg_timer_rw_wd_ctrl___key___lsb 9
  99. #define reg_timer_rw_wd_ctrl___key___width 7
  100. #define reg_timer_rw_wd_ctrl_offset 64
  101. /* Register r_wd_stat, scope timer, type r */
  102. #define reg_timer_r_wd_stat___cnt___lsb 0
  103. #define reg_timer_r_wd_stat___cnt___width 8
  104. #define reg_timer_r_wd_stat___cmd___lsb 8
  105. #define reg_timer_r_wd_stat___cmd___width 1
  106. #define reg_timer_r_wd_stat___cmd___bit 8
  107. #define reg_timer_r_wd_stat_offset 68
  108. /* Register rw_intr_mask, scope timer, type rw */
  109. #define reg_timer_rw_intr_mask___tmr0___lsb 0
  110. #define reg_timer_rw_intr_mask___tmr0___width 1
  111. #define reg_timer_rw_intr_mask___tmr0___bit 0
  112. #define reg_timer_rw_intr_mask___tmr1___lsb 1
  113. #define reg_timer_rw_intr_mask___tmr1___width 1
  114. #define reg_timer_rw_intr_mask___tmr1___bit 1
  115. #define reg_timer_rw_intr_mask___cnt___lsb 2
  116. #define reg_timer_rw_intr_mask___cnt___width 1
  117. #define reg_timer_rw_intr_mask___cnt___bit 2
  118. #define reg_timer_rw_intr_mask___trig___lsb 3
  119. #define reg_timer_rw_intr_mask___trig___width 1
  120. #define reg_timer_rw_intr_mask___trig___bit 3
  121. #define reg_timer_rw_intr_mask_offset 72
  122. /* Register rw_ack_intr, scope timer, type rw */
  123. #define reg_timer_rw_ack_intr___tmr0___lsb 0
  124. #define reg_timer_rw_ack_intr___tmr0___width 1
  125. #define reg_timer_rw_ack_intr___tmr0___bit 0
  126. #define reg_timer_rw_ack_intr___tmr1___lsb 1
  127. #define reg_timer_rw_ack_intr___tmr1___width 1
  128. #define reg_timer_rw_ack_intr___tmr1___bit 1
  129. #define reg_timer_rw_ack_intr___cnt___lsb 2
  130. #define reg_timer_rw_ack_intr___cnt___width 1
  131. #define reg_timer_rw_ack_intr___cnt___bit 2
  132. #define reg_timer_rw_ack_intr___trig___lsb 3
  133. #define reg_timer_rw_ack_intr___trig___width 1
  134. #define reg_timer_rw_ack_intr___trig___bit 3
  135. #define reg_timer_rw_ack_intr_offset 76
  136. /* Register r_intr, scope timer, type r */
  137. #define reg_timer_r_intr___tmr0___lsb 0
  138. #define reg_timer_r_intr___tmr0___width 1
  139. #define reg_timer_r_intr___tmr0___bit 0
  140. #define reg_timer_r_intr___tmr1___lsb 1
  141. #define reg_timer_r_intr___tmr1___width 1
  142. #define reg_timer_r_intr___tmr1___bit 1
  143. #define reg_timer_r_intr___cnt___lsb 2
  144. #define reg_timer_r_intr___cnt___width 1
  145. #define reg_timer_r_intr___cnt___bit 2
  146. #define reg_timer_r_intr___trig___lsb 3
  147. #define reg_timer_r_intr___trig___width 1
  148. #define reg_timer_r_intr___trig___bit 3
  149. #define reg_timer_r_intr_offset 80
  150. /* Register r_masked_intr, scope timer, type r */
  151. #define reg_timer_r_masked_intr___tmr0___lsb 0
  152. #define reg_timer_r_masked_intr___tmr0___width 1
  153. #define reg_timer_r_masked_intr___tmr0___bit 0
  154. #define reg_timer_r_masked_intr___tmr1___lsb 1
  155. #define reg_timer_r_masked_intr___tmr1___width 1
  156. #define reg_timer_r_masked_intr___tmr1___bit 1
  157. #define reg_timer_r_masked_intr___cnt___lsb 2
  158. #define reg_timer_r_masked_intr___cnt___width 1
  159. #define reg_timer_r_masked_intr___cnt___bit 2
  160. #define reg_timer_r_masked_intr___trig___lsb 3
  161. #define reg_timer_r_masked_intr___trig___width 1
  162. #define reg_timer_r_masked_intr___trig___bit 3
  163. #define reg_timer_r_masked_intr_offset 84
  164. /* Register rw_test, scope timer, type rw */
  165. #define reg_timer_rw_test___dis___lsb 0
  166. #define reg_timer_rw_test___dis___width 1
  167. #define reg_timer_rw_test___dis___bit 0
  168. #define reg_timer_rw_test___en___lsb 1
  169. #define reg_timer_rw_test___en___width 1
  170. #define reg_timer_rw_test___en___bit 1
  171. #define reg_timer_rw_test_offset 88
  172. /* Constants */
  173. #define regk_timer_ext 0x00000001
  174. #define regk_timer_f100 0x00000007
  175. #define regk_timer_f29_493 0x00000004
  176. #define regk_timer_f32 0x00000005
  177. #define regk_timer_f32_768 0x00000006
  178. #define regk_timer_f90 0x00000003
  179. #define regk_timer_hold 0x00000001
  180. #define regk_timer_ld 0x00000000
  181. #define regk_timer_no 0x00000000
  182. #define regk_timer_off 0x00000000
  183. #define regk_timer_run 0x00000002
  184. #define regk_timer_rw_cnt_cfg_default 0x00000000
  185. #define regk_timer_rw_intr_mask_default 0x00000000
  186. #define regk_timer_rw_out_default 0x00000000
  187. #define regk_timer_rw_test_default 0x00000000
  188. #define regk_timer_rw_tmr0_ctrl_default 0x00000000
  189. #define regk_timer_rw_tmr1_ctrl_default 0x00000000
  190. #define regk_timer_rw_trig_cfg_default 0x00000000
  191. #define regk_timer_start 0x00000001
  192. #define regk_timer_stop 0x00000000
  193. #define regk_timer_time 0x00000001
  194. #define regk_timer_tmr0 0x00000002
  195. #define regk_timer_tmr1 0x00000003
  196. #define regk_timer_vclk 0x00000002
  197. #define regk_timer_yes 0x00000001
  198. #endif /* __timer_defs_asm_h */