pio_defs_asm.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337
  1. #ifndef __pio_defs_asm_h
  2. #define __pio_defs_asm_h
  3. /*
  4. * This file is autogenerated from
  5. * file: pio.r
  6. *
  7. * by ../../../tools/rdesc/bin/rdes2c -asm -outfile pio_defs_asm.h pio.r
  8. * Any changes here will be lost.
  9. *
  10. * -*- buffer-read-only: t -*-
  11. */
  12. #ifndef REG_FIELD
  13. #define REG_FIELD( scope, reg, field, value ) \
  14. REG_FIELD_X_( value, reg_##scope##_##reg##___##field##___lsb )
  15. #define REG_FIELD_X_( value, shift ) ((value) << shift)
  16. #endif
  17. #ifndef REG_STATE
  18. #define REG_STATE( scope, reg, field, symbolic_value ) \
  19. REG_STATE_X_( regk_##scope##_##symbolic_value, reg_##scope##_##reg##___##field##___lsb )
  20. #define REG_STATE_X_( k, shift ) (k << shift)
  21. #endif
  22. #ifndef REG_MASK
  23. #define REG_MASK( scope, reg, field ) \
  24. REG_MASK_X_( reg_##scope##_##reg##___##field##___width, reg_##scope##_##reg##___##field##___lsb )
  25. #define REG_MASK_X_( width, lsb ) (((1 << width)-1) << lsb)
  26. #endif
  27. #ifndef REG_LSB
  28. #define REG_LSB( scope, reg, field ) reg_##scope##_##reg##___##field##___lsb
  29. #endif
  30. #ifndef REG_BIT
  31. #define REG_BIT( scope, reg, field ) reg_##scope##_##reg##___##field##___bit
  32. #endif
  33. #ifndef REG_ADDR
  34. #define REG_ADDR( scope, inst, reg ) REG_ADDR_X_(inst, reg_##scope##_##reg##_offset)
  35. #define REG_ADDR_X_( inst, offs ) ((inst) + offs)
  36. #endif
  37. #ifndef REG_ADDR_VECT
  38. #define REG_ADDR_VECT( scope, inst, reg, index ) \
  39. REG_ADDR_VECT_X_(inst, reg_##scope##_##reg##_offset, index, \
  40. STRIDE_##scope##_##reg )
  41. #define REG_ADDR_VECT_X_( inst, offs, index, stride ) \
  42. ((inst) + offs + (index) * stride)
  43. #endif
  44. /* Register rw_data, scope pio, type rw */
  45. #define reg_pio_rw_data_offset 64
  46. /* Register rw_io_access0, scope pio, type rw */
  47. #define reg_pio_rw_io_access0___data___lsb 0
  48. #define reg_pio_rw_io_access0___data___width 8
  49. #define reg_pio_rw_io_access0_offset 0
  50. /* Register rw_io_access1, scope pio, type rw */
  51. #define reg_pio_rw_io_access1___data___lsb 0
  52. #define reg_pio_rw_io_access1___data___width 8
  53. #define reg_pio_rw_io_access1_offset 4
  54. /* Register rw_io_access2, scope pio, type rw */
  55. #define reg_pio_rw_io_access2___data___lsb 0
  56. #define reg_pio_rw_io_access2___data___width 8
  57. #define reg_pio_rw_io_access2_offset 8
  58. /* Register rw_io_access3, scope pio, type rw */
  59. #define reg_pio_rw_io_access3___data___lsb 0
  60. #define reg_pio_rw_io_access3___data___width 8
  61. #define reg_pio_rw_io_access3_offset 12
  62. /* Register rw_io_access4, scope pio, type rw */
  63. #define reg_pio_rw_io_access4___data___lsb 0
  64. #define reg_pio_rw_io_access4___data___width 8
  65. #define reg_pio_rw_io_access4_offset 16
  66. /* Register rw_io_access5, scope pio, type rw */
  67. #define reg_pio_rw_io_access5___data___lsb 0
  68. #define reg_pio_rw_io_access5___data___width 8
  69. #define reg_pio_rw_io_access5_offset 20
  70. /* Register rw_io_access6, scope pio, type rw */
  71. #define reg_pio_rw_io_access6___data___lsb 0
  72. #define reg_pio_rw_io_access6___data___width 8
  73. #define reg_pio_rw_io_access6_offset 24
  74. /* Register rw_io_access7, scope pio, type rw */
  75. #define reg_pio_rw_io_access7___data___lsb 0
  76. #define reg_pio_rw_io_access7___data___width 8
  77. #define reg_pio_rw_io_access7_offset 28
  78. /* Register rw_io_access8, scope pio, type rw */
  79. #define reg_pio_rw_io_access8___data___lsb 0
  80. #define reg_pio_rw_io_access8___data___width 8
  81. #define reg_pio_rw_io_access8_offset 32
  82. /* Register rw_io_access9, scope pio, type rw */
  83. #define reg_pio_rw_io_access9___data___lsb 0
  84. #define reg_pio_rw_io_access9___data___width 8
  85. #define reg_pio_rw_io_access9_offset 36
  86. /* Register rw_io_access10, scope pio, type rw */
  87. #define reg_pio_rw_io_access10___data___lsb 0
  88. #define reg_pio_rw_io_access10___data___width 8
  89. #define reg_pio_rw_io_access10_offset 40
  90. /* Register rw_io_access11, scope pio, type rw */
  91. #define reg_pio_rw_io_access11___data___lsb 0
  92. #define reg_pio_rw_io_access11___data___width 8
  93. #define reg_pio_rw_io_access11_offset 44
  94. /* Register rw_io_access12, scope pio, type rw */
  95. #define reg_pio_rw_io_access12___data___lsb 0
  96. #define reg_pio_rw_io_access12___data___width 8
  97. #define reg_pio_rw_io_access12_offset 48
  98. /* Register rw_io_access13, scope pio, type rw */
  99. #define reg_pio_rw_io_access13___data___lsb 0
  100. #define reg_pio_rw_io_access13___data___width 8
  101. #define reg_pio_rw_io_access13_offset 52
  102. /* Register rw_io_access14, scope pio, type rw */
  103. #define reg_pio_rw_io_access14___data___lsb 0
  104. #define reg_pio_rw_io_access14___data___width 8
  105. #define reg_pio_rw_io_access14_offset 56
  106. /* Register rw_io_access15, scope pio, type rw */
  107. #define reg_pio_rw_io_access15___data___lsb 0
  108. #define reg_pio_rw_io_access15___data___width 8
  109. #define reg_pio_rw_io_access15_offset 60
  110. /* Register rw_ce0_cfg, scope pio, type rw */
  111. #define reg_pio_rw_ce0_cfg___lw___lsb 0
  112. #define reg_pio_rw_ce0_cfg___lw___width 6
  113. #define reg_pio_rw_ce0_cfg___ew___lsb 6
  114. #define reg_pio_rw_ce0_cfg___ew___width 3
  115. #define reg_pio_rw_ce0_cfg___zw___lsb 9
  116. #define reg_pio_rw_ce0_cfg___zw___width 3
  117. #define reg_pio_rw_ce0_cfg___aw___lsb 12
  118. #define reg_pio_rw_ce0_cfg___aw___width 2
  119. #define reg_pio_rw_ce0_cfg___mode___lsb 14
  120. #define reg_pio_rw_ce0_cfg___mode___width 2
  121. #define reg_pio_rw_ce0_cfg_offset 68
  122. /* Register rw_ce1_cfg, scope pio, type rw */
  123. #define reg_pio_rw_ce1_cfg___lw___lsb 0
  124. #define reg_pio_rw_ce1_cfg___lw___width 6
  125. #define reg_pio_rw_ce1_cfg___ew___lsb 6
  126. #define reg_pio_rw_ce1_cfg___ew___width 3
  127. #define reg_pio_rw_ce1_cfg___zw___lsb 9
  128. #define reg_pio_rw_ce1_cfg___zw___width 3
  129. #define reg_pio_rw_ce1_cfg___aw___lsb 12
  130. #define reg_pio_rw_ce1_cfg___aw___width 2
  131. #define reg_pio_rw_ce1_cfg___mode___lsb 14
  132. #define reg_pio_rw_ce1_cfg___mode___width 2
  133. #define reg_pio_rw_ce1_cfg_offset 72
  134. /* Register rw_ce2_cfg, scope pio, type rw */
  135. #define reg_pio_rw_ce2_cfg___lw___lsb 0
  136. #define reg_pio_rw_ce2_cfg___lw___width 6
  137. #define reg_pio_rw_ce2_cfg___ew___lsb 6
  138. #define reg_pio_rw_ce2_cfg___ew___width 3
  139. #define reg_pio_rw_ce2_cfg___zw___lsb 9
  140. #define reg_pio_rw_ce2_cfg___zw___width 3
  141. #define reg_pio_rw_ce2_cfg___aw___lsb 12
  142. #define reg_pio_rw_ce2_cfg___aw___width 2
  143. #define reg_pio_rw_ce2_cfg___mode___lsb 14
  144. #define reg_pio_rw_ce2_cfg___mode___width 2
  145. #define reg_pio_rw_ce2_cfg_offset 76
  146. /* Register rw_dout, scope pio, type rw */
  147. #define reg_pio_rw_dout___data___lsb 0
  148. #define reg_pio_rw_dout___data___width 8
  149. #define reg_pio_rw_dout___rd_n___lsb 8
  150. #define reg_pio_rw_dout___rd_n___width 1
  151. #define reg_pio_rw_dout___rd_n___bit 8
  152. #define reg_pio_rw_dout___wr_n___lsb 9
  153. #define reg_pio_rw_dout___wr_n___width 1
  154. #define reg_pio_rw_dout___wr_n___bit 9
  155. #define reg_pio_rw_dout___a0___lsb 10
  156. #define reg_pio_rw_dout___a0___width 1
  157. #define reg_pio_rw_dout___a0___bit 10
  158. #define reg_pio_rw_dout___a1___lsb 11
  159. #define reg_pio_rw_dout___a1___width 1
  160. #define reg_pio_rw_dout___a1___bit 11
  161. #define reg_pio_rw_dout___ce0_n___lsb 12
  162. #define reg_pio_rw_dout___ce0_n___width 1
  163. #define reg_pio_rw_dout___ce0_n___bit 12
  164. #define reg_pio_rw_dout___ce1_n___lsb 13
  165. #define reg_pio_rw_dout___ce1_n___width 1
  166. #define reg_pio_rw_dout___ce1_n___bit 13
  167. #define reg_pio_rw_dout___ce2_n___lsb 14
  168. #define reg_pio_rw_dout___ce2_n___width 1
  169. #define reg_pio_rw_dout___ce2_n___bit 14
  170. #define reg_pio_rw_dout___rdy___lsb 15
  171. #define reg_pio_rw_dout___rdy___width 1
  172. #define reg_pio_rw_dout___rdy___bit 15
  173. #define reg_pio_rw_dout_offset 80
  174. /* Register rw_oe, scope pio, type rw */
  175. #define reg_pio_rw_oe___data___lsb 0
  176. #define reg_pio_rw_oe___data___width 8
  177. #define reg_pio_rw_oe___rd_n___lsb 8
  178. #define reg_pio_rw_oe___rd_n___width 1
  179. #define reg_pio_rw_oe___rd_n___bit 8
  180. #define reg_pio_rw_oe___wr_n___lsb 9
  181. #define reg_pio_rw_oe___wr_n___width 1
  182. #define reg_pio_rw_oe___wr_n___bit 9
  183. #define reg_pio_rw_oe___a0___lsb 10
  184. #define reg_pio_rw_oe___a0___width 1
  185. #define reg_pio_rw_oe___a0___bit 10
  186. #define reg_pio_rw_oe___a1___lsb 11
  187. #define reg_pio_rw_oe___a1___width 1
  188. #define reg_pio_rw_oe___a1___bit 11
  189. #define reg_pio_rw_oe___ce0_n___lsb 12
  190. #define reg_pio_rw_oe___ce0_n___width 1
  191. #define reg_pio_rw_oe___ce0_n___bit 12
  192. #define reg_pio_rw_oe___ce1_n___lsb 13
  193. #define reg_pio_rw_oe___ce1_n___width 1
  194. #define reg_pio_rw_oe___ce1_n___bit 13
  195. #define reg_pio_rw_oe___ce2_n___lsb 14
  196. #define reg_pio_rw_oe___ce2_n___width 1
  197. #define reg_pio_rw_oe___ce2_n___bit 14
  198. #define reg_pio_rw_oe___rdy___lsb 15
  199. #define reg_pio_rw_oe___rdy___width 1
  200. #define reg_pio_rw_oe___rdy___bit 15
  201. #define reg_pio_rw_oe_offset 84
  202. /* Register rw_man_ctrl, scope pio, type rw */
  203. #define reg_pio_rw_man_ctrl___data___lsb 0
  204. #define reg_pio_rw_man_ctrl___data___width 8
  205. #define reg_pio_rw_man_ctrl___rd_n___lsb 8
  206. #define reg_pio_rw_man_ctrl___rd_n___width 1
  207. #define reg_pio_rw_man_ctrl___rd_n___bit 8
  208. #define reg_pio_rw_man_ctrl___wr_n___lsb 9
  209. #define reg_pio_rw_man_ctrl___wr_n___width 1
  210. #define reg_pio_rw_man_ctrl___wr_n___bit 9
  211. #define reg_pio_rw_man_ctrl___a0___lsb 10
  212. #define reg_pio_rw_man_ctrl___a0___width 1
  213. #define reg_pio_rw_man_ctrl___a0___bit 10
  214. #define reg_pio_rw_man_ctrl___a1___lsb 11
  215. #define reg_pio_rw_man_ctrl___a1___width 1
  216. #define reg_pio_rw_man_ctrl___a1___bit 11
  217. #define reg_pio_rw_man_ctrl___ce0_n___lsb 12
  218. #define reg_pio_rw_man_ctrl___ce0_n___width 1
  219. #define reg_pio_rw_man_ctrl___ce0_n___bit 12
  220. #define reg_pio_rw_man_ctrl___ce1_n___lsb 13
  221. #define reg_pio_rw_man_ctrl___ce1_n___width 1
  222. #define reg_pio_rw_man_ctrl___ce1_n___bit 13
  223. #define reg_pio_rw_man_ctrl___ce2_n___lsb 14
  224. #define reg_pio_rw_man_ctrl___ce2_n___width 1
  225. #define reg_pio_rw_man_ctrl___ce2_n___bit 14
  226. #define reg_pio_rw_man_ctrl___rdy___lsb 15
  227. #define reg_pio_rw_man_ctrl___rdy___width 1
  228. #define reg_pio_rw_man_ctrl___rdy___bit 15
  229. #define reg_pio_rw_man_ctrl_offset 88
  230. /* Register r_din, scope pio, type r */
  231. #define reg_pio_r_din___data___lsb 0
  232. #define reg_pio_r_din___data___width 8
  233. #define reg_pio_r_din___rd_n___lsb 8
  234. #define reg_pio_r_din___rd_n___width 1
  235. #define reg_pio_r_din___rd_n___bit 8
  236. #define reg_pio_r_din___wr_n___lsb 9
  237. #define reg_pio_r_din___wr_n___width 1
  238. #define reg_pio_r_din___wr_n___bit 9
  239. #define reg_pio_r_din___a0___lsb 10
  240. #define reg_pio_r_din___a0___width 1
  241. #define reg_pio_r_din___a0___bit 10
  242. #define reg_pio_r_din___a1___lsb 11
  243. #define reg_pio_r_din___a1___width 1
  244. #define reg_pio_r_din___a1___bit 11
  245. #define reg_pio_r_din___ce0_n___lsb 12
  246. #define reg_pio_r_din___ce0_n___width 1
  247. #define reg_pio_r_din___ce0_n___bit 12
  248. #define reg_pio_r_din___ce1_n___lsb 13
  249. #define reg_pio_r_din___ce1_n___width 1
  250. #define reg_pio_r_din___ce1_n___bit 13
  251. #define reg_pio_r_din___ce2_n___lsb 14
  252. #define reg_pio_r_din___ce2_n___width 1
  253. #define reg_pio_r_din___ce2_n___bit 14
  254. #define reg_pio_r_din___rdy___lsb 15
  255. #define reg_pio_r_din___rdy___width 1
  256. #define reg_pio_r_din___rdy___bit 15
  257. #define reg_pio_r_din_offset 92
  258. /* Register r_stat, scope pio, type r */
  259. #define reg_pio_r_stat___busy___lsb 0
  260. #define reg_pio_r_stat___busy___width 1
  261. #define reg_pio_r_stat___busy___bit 0
  262. #define reg_pio_r_stat_offset 96
  263. /* Register rw_intr_mask, scope pio, type rw */
  264. #define reg_pio_rw_intr_mask___rdy___lsb 0
  265. #define reg_pio_rw_intr_mask___rdy___width 1
  266. #define reg_pio_rw_intr_mask___rdy___bit 0
  267. #define reg_pio_rw_intr_mask_offset 100
  268. /* Register rw_ack_intr, scope pio, type rw */
  269. #define reg_pio_rw_ack_intr___rdy___lsb 0
  270. #define reg_pio_rw_ack_intr___rdy___width 1
  271. #define reg_pio_rw_ack_intr___rdy___bit 0
  272. #define reg_pio_rw_ack_intr_offset 104
  273. /* Register r_intr, scope pio, type r */
  274. #define reg_pio_r_intr___rdy___lsb 0
  275. #define reg_pio_r_intr___rdy___width 1
  276. #define reg_pio_r_intr___rdy___bit 0
  277. #define reg_pio_r_intr_offset 108
  278. /* Register r_masked_intr, scope pio, type r */
  279. #define reg_pio_r_masked_intr___rdy___lsb 0
  280. #define reg_pio_r_masked_intr___rdy___width 1
  281. #define reg_pio_r_masked_intr___rdy___bit 0
  282. #define reg_pio_r_masked_intr_offset 112
  283. /* Constants */
  284. #define regk_pio_a2 0x00000003
  285. #define regk_pio_no 0x00000000
  286. #define regk_pio_normal 0x00000000
  287. #define regk_pio_rd 0x00000001
  288. #define regk_pio_rw_ce0_cfg_default 0x00000000
  289. #define regk_pio_rw_ce1_cfg_default 0x00000000
  290. #define regk_pio_rw_ce2_cfg_default 0x00000000
  291. #define regk_pio_rw_intr_mask_default 0x00000000
  292. #define regk_pio_rw_man_ctrl_default 0x00000000
  293. #define regk_pio_rw_oe_default 0x00000000
  294. #define regk_pio_wr 0x00000002
  295. #define regk_pio_wr_ce2 0x00000003
  296. #define regk_pio_yes 0x00000001
  297. #define regk_pio_yes_all 0x000000ff
  298. #endif /* __pio_defs_asm_h */