gio_defs_asm.h 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849
  1. #ifndef __gio_defs_asm_h
  2. #define __gio_defs_asm_h
  3. /*
  4. * This file is autogenerated from
  5. * file: gio.r
  6. *
  7. * by ../../../tools/rdesc/bin/rdes2c -asm -outfile gio_defs_asm.h gio.r
  8. * Any changes here will be lost.
  9. *
  10. * -*- buffer-read-only: t -*-
  11. */
  12. #ifndef REG_FIELD
  13. #define REG_FIELD( scope, reg, field, value ) \
  14. REG_FIELD_X_( value, reg_##scope##_##reg##___##field##___lsb )
  15. #define REG_FIELD_X_( value, shift ) ((value) << shift)
  16. #endif
  17. #ifndef REG_STATE
  18. #define REG_STATE( scope, reg, field, symbolic_value ) \
  19. REG_STATE_X_( regk_##scope##_##symbolic_value, reg_##scope##_##reg##___##field##___lsb )
  20. #define REG_STATE_X_( k, shift ) (k << shift)
  21. #endif
  22. #ifndef REG_MASK
  23. #define REG_MASK( scope, reg, field ) \
  24. REG_MASK_X_( reg_##scope##_##reg##___##field##___width, reg_##scope##_##reg##___##field##___lsb )
  25. #define REG_MASK_X_( width, lsb ) (((1 << width)-1) << lsb)
  26. #endif
  27. #ifndef REG_LSB
  28. #define REG_LSB( scope, reg, field ) reg_##scope##_##reg##___##field##___lsb
  29. #endif
  30. #ifndef REG_BIT
  31. #define REG_BIT( scope, reg, field ) reg_##scope##_##reg##___##field##___bit
  32. #endif
  33. #ifndef REG_ADDR
  34. #define REG_ADDR( scope, inst, reg ) REG_ADDR_X_(inst, reg_##scope##_##reg##_offset)
  35. #define REG_ADDR_X_( inst, offs ) ((inst) + offs)
  36. #endif
  37. #ifndef REG_ADDR_VECT
  38. #define REG_ADDR_VECT( scope, inst, reg, index ) \
  39. REG_ADDR_VECT_X_(inst, reg_##scope##_##reg##_offset, index, \
  40. STRIDE_##scope##_##reg )
  41. #define REG_ADDR_VECT_X_( inst, offs, index, stride ) \
  42. ((inst) + offs + (index) * stride)
  43. #endif
  44. /* Register r_pa_din, scope gio, type r */
  45. #define reg_gio_r_pa_din___data___lsb 0
  46. #define reg_gio_r_pa_din___data___width 32
  47. #define reg_gio_r_pa_din_offset 0
  48. /* Register rw_pa_dout, scope gio, type rw */
  49. #define reg_gio_rw_pa_dout___data___lsb 0
  50. #define reg_gio_rw_pa_dout___data___width 32
  51. #define reg_gio_rw_pa_dout_offset 4
  52. /* Register rw_pa_oe, scope gio, type rw */
  53. #define reg_gio_rw_pa_oe___oe___lsb 0
  54. #define reg_gio_rw_pa_oe___oe___width 32
  55. #define reg_gio_rw_pa_oe_offset 8
  56. /* Register rw_pa_byte0_dout, scope gio, type rw */
  57. #define reg_gio_rw_pa_byte0_dout___data___lsb 0
  58. #define reg_gio_rw_pa_byte0_dout___data___width 8
  59. #define reg_gio_rw_pa_byte0_dout_offset 12
  60. /* Register rw_pa_byte0_oe, scope gio, type rw */
  61. #define reg_gio_rw_pa_byte0_oe___oe___lsb 0
  62. #define reg_gio_rw_pa_byte0_oe___oe___width 8
  63. #define reg_gio_rw_pa_byte0_oe_offset 16
  64. /* Register rw_pa_byte1_dout, scope gio, type rw */
  65. #define reg_gio_rw_pa_byte1_dout___data___lsb 0
  66. #define reg_gio_rw_pa_byte1_dout___data___width 8
  67. #define reg_gio_rw_pa_byte1_dout_offset 20
  68. /* Register rw_pa_byte1_oe, scope gio, type rw */
  69. #define reg_gio_rw_pa_byte1_oe___oe___lsb 0
  70. #define reg_gio_rw_pa_byte1_oe___oe___width 8
  71. #define reg_gio_rw_pa_byte1_oe_offset 24
  72. /* Register rw_pa_byte2_dout, scope gio, type rw */
  73. #define reg_gio_rw_pa_byte2_dout___data___lsb 0
  74. #define reg_gio_rw_pa_byte2_dout___data___width 8
  75. #define reg_gio_rw_pa_byte2_dout_offset 28
  76. /* Register rw_pa_byte2_oe, scope gio, type rw */
  77. #define reg_gio_rw_pa_byte2_oe___oe___lsb 0
  78. #define reg_gio_rw_pa_byte2_oe___oe___width 8
  79. #define reg_gio_rw_pa_byte2_oe_offset 32
  80. /* Register rw_pa_byte3_dout, scope gio, type rw */
  81. #define reg_gio_rw_pa_byte3_dout___data___lsb 0
  82. #define reg_gio_rw_pa_byte3_dout___data___width 8
  83. #define reg_gio_rw_pa_byte3_dout_offset 36
  84. /* Register rw_pa_byte3_oe, scope gio, type rw */
  85. #define reg_gio_rw_pa_byte3_oe___oe___lsb 0
  86. #define reg_gio_rw_pa_byte3_oe___oe___width 8
  87. #define reg_gio_rw_pa_byte3_oe_offset 40
  88. /* Register r_pb_din, scope gio, type r */
  89. #define reg_gio_r_pb_din___data___lsb 0
  90. #define reg_gio_r_pb_din___data___width 32
  91. #define reg_gio_r_pb_din_offset 44
  92. /* Register rw_pb_dout, scope gio, type rw */
  93. #define reg_gio_rw_pb_dout___data___lsb 0
  94. #define reg_gio_rw_pb_dout___data___width 32
  95. #define reg_gio_rw_pb_dout_offset 48
  96. /* Register rw_pb_oe, scope gio, type rw */
  97. #define reg_gio_rw_pb_oe___oe___lsb 0
  98. #define reg_gio_rw_pb_oe___oe___width 32
  99. #define reg_gio_rw_pb_oe_offset 52
  100. /* Register rw_pb_byte0_dout, scope gio, type rw */
  101. #define reg_gio_rw_pb_byte0_dout___data___lsb 0
  102. #define reg_gio_rw_pb_byte0_dout___data___width 8
  103. #define reg_gio_rw_pb_byte0_dout_offset 56
  104. /* Register rw_pb_byte0_oe, scope gio, type rw */
  105. #define reg_gio_rw_pb_byte0_oe___oe___lsb 0
  106. #define reg_gio_rw_pb_byte0_oe___oe___width 8
  107. #define reg_gio_rw_pb_byte0_oe_offset 60
  108. /* Register rw_pb_byte1_dout, scope gio, type rw */
  109. #define reg_gio_rw_pb_byte1_dout___data___lsb 0
  110. #define reg_gio_rw_pb_byte1_dout___data___width 8
  111. #define reg_gio_rw_pb_byte1_dout_offset 64
  112. /* Register rw_pb_byte1_oe, scope gio, type rw */
  113. #define reg_gio_rw_pb_byte1_oe___oe___lsb 0
  114. #define reg_gio_rw_pb_byte1_oe___oe___width 8
  115. #define reg_gio_rw_pb_byte1_oe_offset 68
  116. /* Register rw_pb_byte2_dout, scope gio, type rw */
  117. #define reg_gio_rw_pb_byte2_dout___data___lsb 0
  118. #define reg_gio_rw_pb_byte2_dout___data___width 8
  119. #define reg_gio_rw_pb_byte2_dout_offset 72
  120. /* Register rw_pb_byte2_oe, scope gio, type rw */
  121. #define reg_gio_rw_pb_byte2_oe___oe___lsb 0
  122. #define reg_gio_rw_pb_byte2_oe___oe___width 8
  123. #define reg_gio_rw_pb_byte2_oe_offset 76
  124. /* Register rw_pb_byte3_dout, scope gio, type rw */
  125. #define reg_gio_rw_pb_byte3_dout___data___lsb 0
  126. #define reg_gio_rw_pb_byte3_dout___data___width 8
  127. #define reg_gio_rw_pb_byte3_dout_offset 80
  128. /* Register rw_pb_byte3_oe, scope gio, type rw */
  129. #define reg_gio_rw_pb_byte3_oe___oe___lsb 0
  130. #define reg_gio_rw_pb_byte3_oe___oe___width 8
  131. #define reg_gio_rw_pb_byte3_oe_offset 84
  132. /* Register r_pc_din, scope gio, type r */
  133. #define reg_gio_r_pc_din___data___lsb 0
  134. #define reg_gio_r_pc_din___data___width 16
  135. #define reg_gio_r_pc_din_offset 88
  136. /* Register rw_pc_dout, scope gio, type rw */
  137. #define reg_gio_rw_pc_dout___data___lsb 0
  138. #define reg_gio_rw_pc_dout___data___width 16
  139. #define reg_gio_rw_pc_dout_offset 92
  140. /* Register rw_pc_oe, scope gio, type rw */
  141. #define reg_gio_rw_pc_oe___oe___lsb 0
  142. #define reg_gio_rw_pc_oe___oe___width 16
  143. #define reg_gio_rw_pc_oe_offset 96
  144. /* Register rw_pc_byte0_dout, scope gio, type rw */
  145. #define reg_gio_rw_pc_byte0_dout___data___lsb 0
  146. #define reg_gio_rw_pc_byte0_dout___data___width 8
  147. #define reg_gio_rw_pc_byte0_dout_offset 100
  148. /* Register rw_pc_byte0_oe, scope gio, type rw */
  149. #define reg_gio_rw_pc_byte0_oe___oe___lsb 0
  150. #define reg_gio_rw_pc_byte0_oe___oe___width 8
  151. #define reg_gio_rw_pc_byte0_oe_offset 104
  152. /* Register rw_pc_byte1_dout, scope gio, type rw */
  153. #define reg_gio_rw_pc_byte1_dout___data___lsb 0
  154. #define reg_gio_rw_pc_byte1_dout___data___width 8
  155. #define reg_gio_rw_pc_byte1_dout_offset 108
  156. /* Register rw_pc_byte1_oe, scope gio, type rw */
  157. #define reg_gio_rw_pc_byte1_oe___oe___lsb 0
  158. #define reg_gio_rw_pc_byte1_oe___oe___width 8
  159. #define reg_gio_rw_pc_byte1_oe_offset 112
  160. /* Register r_pd_din, scope gio, type r */
  161. #define reg_gio_r_pd_din___data___lsb 0
  162. #define reg_gio_r_pd_din___data___width 32
  163. #define reg_gio_r_pd_din_offset 116
  164. /* Register rw_intr_cfg, scope gio, type rw */
  165. #define reg_gio_rw_intr_cfg___intr0___lsb 0
  166. #define reg_gio_rw_intr_cfg___intr0___width 3
  167. #define reg_gio_rw_intr_cfg___intr1___lsb 3
  168. #define reg_gio_rw_intr_cfg___intr1___width 3
  169. #define reg_gio_rw_intr_cfg___intr2___lsb 6
  170. #define reg_gio_rw_intr_cfg___intr2___width 3
  171. #define reg_gio_rw_intr_cfg___intr3___lsb 9
  172. #define reg_gio_rw_intr_cfg___intr3___width 3
  173. #define reg_gio_rw_intr_cfg___intr4___lsb 12
  174. #define reg_gio_rw_intr_cfg___intr4___width 3
  175. #define reg_gio_rw_intr_cfg___intr5___lsb 15
  176. #define reg_gio_rw_intr_cfg___intr5___width 3
  177. #define reg_gio_rw_intr_cfg___intr6___lsb 18
  178. #define reg_gio_rw_intr_cfg___intr6___width 3
  179. #define reg_gio_rw_intr_cfg___intr7___lsb 21
  180. #define reg_gio_rw_intr_cfg___intr7___width 3
  181. #define reg_gio_rw_intr_cfg_offset 120
  182. /* Register rw_intr_pins, scope gio, type rw */
  183. #define reg_gio_rw_intr_pins___intr0___lsb 0
  184. #define reg_gio_rw_intr_pins___intr0___width 4
  185. #define reg_gio_rw_intr_pins___intr1___lsb 4
  186. #define reg_gio_rw_intr_pins___intr1___width 4
  187. #define reg_gio_rw_intr_pins___intr2___lsb 8
  188. #define reg_gio_rw_intr_pins___intr2___width 4
  189. #define reg_gio_rw_intr_pins___intr3___lsb 12
  190. #define reg_gio_rw_intr_pins___intr3___width 4
  191. #define reg_gio_rw_intr_pins___intr4___lsb 16
  192. #define reg_gio_rw_intr_pins___intr4___width 4
  193. #define reg_gio_rw_intr_pins___intr5___lsb 20
  194. #define reg_gio_rw_intr_pins___intr5___width 4
  195. #define reg_gio_rw_intr_pins___intr6___lsb 24
  196. #define reg_gio_rw_intr_pins___intr6___width 4
  197. #define reg_gio_rw_intr_pins___intr7___lsb 28
  198. #define reg_gio_rw_intr_pins___intr7___width 4
  199. #define reg_gio_rw_intr_pins_offset 124
  200. /* Register rw_intr_mask, scope gio, type rw */
  201. #define reg_gio_rw_intr_mask___intr0___lsb 0
  202. #define reg_gio_rw_intr_mask___intr0___width 1
  203. #define reg_gio_rw_intr_mask___intr0___bit 0
  204. #define reg_gio_rw_intr_mask___intr1___lsb 1
  205. #define reg_gio_rw_intr_mask___intr1___width 1
  206. #define reg_gio_rw_intr_mask___intr1___bit 1
  207. #define reg_gio_rw_intr_mask___intr2___lsb 2
  208. #define reg_gio_rw_intr_mask___intr2___width 1
  209. #define reg_gio_rw_intr_mask___intr2___bit 2
  210. #define reg_gio_rw_intr_mask___intr3___lsb 3
  211. #define reg_gio_rw_intr_mask___intr3___width 1
  212. #define reg_gio_rw_intr_mask___intr3___bit 3
  213. #define reg_gio_rw_intr_mask___intr4___lsb 4
  214. #define reg_gio_rw_intr_mask___intr4___width 1
  215. #define reg_gio_rw_intr_mask___intr4___bit 4
  216. #define reg_gio_rw_intr_mask___intr5___lsb 5
  217. #define reg_gio_rw_intr_mask___intr5___width 1
  218. #define reg_gio_rw_intr_mask___intr5___bit 5
  219. #define reg_gio_rw_intr_mask___intr6___lsb 6
  220. #define reg_gio_rw_intr_mask___intr6___width 1
  221. #define reg_gio_rw_intr_mask___intr6___bit 6
  222. #define reg_gio_rw_intr_mask___intr7___lsb 7
  223. #define reg_gio_rw_intr_mask___intr7___width 1
  224. #define reg_gio_rw_intr_mask___intr7___bit 7
  225. #define reg_gio_rw_intr_mask___i2c0_done___lsb 8
  226. #define reg_gio_rw_intr_mask___i2c0_done___width 1
  227. #define reg_gio_rw_intr_mask___i2c0_done___bit 8
  228. #define reg_gio_rw_intr_mask___i2c1_done___lsb 9
  229. #define reg_gio_rw_intr_mask___i2c1_done___width 1
  230. #define reg_gio_rw_intr_mask___i2c1_done___bit 9
  231. #define reg_gio_rw_intr_mask_offset 128
  232. /* Register rw_ack_intr, scope gio, type rw */
  233. #define reg_gio_rw_ack_intr___intr0___lsb 0
  234. #define reg_gio_rw_ack_intr___intr0___width 1
  235. #define reg_gio_rw_ack_intr___intr0___bit 0
  236. #define reg_gio_rw_ack_intr___intr1___lsb 1
  237. #define reg_gio_rw_ack_intr___intr1___width 1
  238. #define reg_gio_rw_ack_intr___intr1___bit 1
  239. #define reg_gio_rw_ack_intr___intr2___lsb 2
  240. #define reg_gio_rw_ack_intr___intr2___width 1
  241. #define reg_gio_rw_ack_intr___intr2___bit 2
  242. #define reg_gio_rw_ack_intr___intr3___lsb 3
  243. #define reg_gio_rw_ack_intr___intr3___width 1
  244. #define reg_gio_rw_ack_intr___intr3___bit 3
  245. #define reg_gio_rw_ack_intr___intr4___lsb 4
  246. #define reg_gio_rw_ack_intr___intr4___width 1
  247. #define reg_gio_rw_ack_intr___intr4___bit 4
  248. #define reg_gio_rw_ack_intr___intr5___lsb 5
  249. #define reg_gio_rw_ack_intr___intr5___width 1
  250. #define reg_gio_rw_ack_intr___intr5___bit 5
  251. #define reg_gio_rw_ack_intr___intr6___lsb 6
  252. #define reg_gio_rw_ack_intr___intr6___width 1
  253. #define reg_gio_rw_ack_intr___intr6___bit 6
  254. #define reg_gio_rw_ack_intr___intr7___lsb 7
  255. #define reg_gio_rw_ack_intr___intr7___width 1
  256. #define reg_gio_rw_ack_intr___intr7___bit 7
  257. #define reg_gio_rw_ack_intr___i2c0_done___lsb 8
  258. #define reg_gio_rw_ack_intr___i2c0_done___width 1
  259. #define reg_gio_rw_ack_intr___i2c0_done___bit 8
  260. #define reg_gio_rw_ack_intr___i2c1_done___lsb 9
  261. #define reg_gio_rw_ack_intr___i2c1_done___width 1
  262. #define reg_gio_rw_ack_intr___i2c1_done___bit 9
  263. #define reg_gio_rw_ack_intr_offset 132
  264. /* Register r_intr, scope gio, type r */
  265. #define reg_gio_r_intr___intr0___lsb 0
  266. #define reg_gio_r_intr___intr0___width 1
  267. #define reg_gio_r_intr___intr0___bit 0
  268. #define reg_gio_r_intr___intr1___lsb 1
  269. #define reg_gio_r_intr___intr1___width 1
  270. #define reg_gio_r_intr___intr1___bit 1
  271. #define reg_gio_r_intr___intr2___lsb 2
  272. #define reg_gio_r_intr___intr2___width 1
  273. #define reg_gio_r_intr___intr2___bit 2
  274. #define reg_gio_r_intr___intr3___lsb 3
  275. #define reg_gio_r_intr___intr3___width 1
  276. #define reg_gio_r_intr___intr3___bit 3
  277. #define reg_gio_r_intr___intr4___lsb 4
  278. #define reg_gio_r_intr___intr4___width 1
  279. #define reg_gio_r_intr___intr4___bit 4
  280. #define reg_gio_r_intr___intr5___lsb 5
  281. #define reg_gio_r_intr___intr5___width 1
  282. #define reg_gio_r_intr___intr5___bit 5
  283. #define reg_gio_r_intr___intr6___lsb 6
  284. #define reg_gio_r_intr___intr6___width 1
  285. #define reg_gio_r_intr___intr6___bit 6
  286. #define reg_gio_r_intr___intr7___lsb 7
  287. #define reg_gio_r_intr___intr7___width 1
  288. #define reg_gio_r_intr___intr7___bit 7
  289. #define reg_gio_r_intr___i2c0_done___lsb 8
  290. #define reg_gio_r_intr___i2c0_done___width 1
  291. #define reg_gio_r_intr___i2c0_done___bit 8
  292. #define reg_gio_r_intr___i2c1_done___lsb 9
  293. #define reg_gio_r_intr___i2c1_done___width 1
  294. #define reg_gio_r_intr___i2c1_done___bit 9
  295. #define reg_gio_r_intr_offset 136
  296. /* Register r_masked_intr, scope gio, type r */
  297. #define reg_gio_r_masked_intr___intr0___lsb 0
  298. #define reg_gio_r_masked_intr___intr0___width 1
  299. #define reg_gio_r_masked_intr___intr0___bit 0
  300. #define reg_gio_r_masked_intr___intr1___lsb 1
  301. #define reg_gio_r_masked_intr___intr1___width 1
  302. #define reg_gio_r_masked_intr___intr1___bit 1
  303. #define reg_gio_r_masked_intr___intr2___lsb 2
  304. #define reg_gio_r_masked_intr___intr2___width 1
  305. #define reg_gio_r_masked_intr___intr2___bit 2
  306. #define reg_gio_r_masked_intr___intr3___lsb 3
  307. #define reg_gio_r_masked_intr___intr3___width 1
  308. #define reg_gio_r_masked_intr___intr3___bit 3
  309. #define reg_gio_r_masked_intr___intr4___lsb 4
  310. #define reg_gio_r_masked_intr___intr4___width 1
  311. #define reg_gio_r_masked_intr___intr4___bit 4
  312. #define reg_gio_r_masked_intr___intr5___lsb 5
  313. #define reg_gio_r_masked_intr___intr5___width 1
  314. #define reg_gio_r_masked_intr___intr5___bit 5
  315. #define reg_gio_r_masked_intr___intr6___lsb 6
  316. #define reg_gio_r_masked_intr___intr6___width 1
  317. #define reg_gio_r_masked_intr___intr6___bit 6
  318. #define reg_gio_r_masked_intr___intr7___lsb 7
  319. #define reg_gio_r_masked_intr___intr7___width 1
  320. #define reg_gio_r_masked_intr___intr7___bit 7
  321. #define reg_gio_r_masked_intr___i2c0_done___lsb 8
  322. #define reg_gio_r_masked_intr___i2c0_done___width 1
  323. #define reg_gio_r_masked_intr___i2c0_done___bit 8
  324. #define reg_gio_r_masked_intr___i2c1_done___lsb 9
  325. #define reg_gio_r_masked_intr___i2c1_done___width 1
  326. #define reg_gio_r_masked_intr___i2c1_done___bit 9
  327. #define reg_gio_r_masked_intr_offset 140
  328. /* Register rw_i2c0_start, scope gio, type rw */
  329. #define reg_gio_rw_i2c0_start___run___lsb 0
  330. #define reg_gio_rw_i2c0_start___run___width 1
  331. #define reg_gio_rw_i2c0_start___run___bit 0
  332. #define reg_gio_rw_i2c0_start_offset 144
  333. /* Register rw_i2c0_cfg, scope gio, type rw */
  334. #define reg_gio_rw_i2c0_cfg___en___lsb 0
  335. #define reg_gio_rw_i2c0_cfg___en___width 1
  336. #define reg_gio_rw_i2c0_cfg___en___bit 0
  337. #define reg_gio_rw_i2c0_cfg___bit_order___lsb 1
  338. #define reg_gio_rw_i2c0_cfg___bit_order___width 1
  339. #define reg_gio_rw_i2c0_cfg___bit_order___bit 1
  340. #define reg_gio_rw_i2c0_cfg___scl_io___lsb 2
  341. #define reg_gio_rw_i2c0_cfg___scl_io___width 1
  342. #define reg_gio_rw_i2c0_cfg___scl_io___bit 2
  343. #define reg_gio_rw_i2c0_cfg___scl_inv___lsb 3
  344. #define reg_gio_rw_i2c0_cfg___scl_inv___width 1
  345. #define reg_gio_rw_i2c0_cfg___scl_inv___bit 3
  346. #define reg_gio_rw_i2c0_cfg___sda_io___lsb 4
  347. #define reg_gio_rw_i2c0_cfg___sda_io___width 1
  348. #define reg_gio_rw_i2c0_cfg___sda_io___bit 4
  349. #define reg_gio_rw_i2c0_cfg___sda_idle___lsb 5
  350. #define reg_gio_rw_i2c0_cfg___sda_idle___width 1
  351. #define reg_gio_rw_i2c0_cfg___sda_idle___bit 5
  352. #define reg_gio_rw_i2c0_cfg_offset 148
  353. /* Register rw_i2c0_ctrl, scope gio, type rw */
  354. #define reg_gio_rw_i2c0_ctrl___trf_bits___lsb 0
  355. #define reg_gio_rw_i2c0_ctrl___trf_bits___width 6
  356. #define reg_gio_rw_i2c0_ctrl___switch_dir___lsb 6
  357. #define reg_gio_rw_i2c0_ctrl___switch_dir___width 6
  358. #define reg_gio_rw_i2c0_ctrl___extra_start___lsb 12
  359. #define reg_gio_rw_i2c0_ctrl___extra_start___width 3
  360. #define reg_gio_rw_i2c0_ctrl___early_end___lsb 15
  361. #define reg_gio_rw_i2c0_ctrl___early_end___width 1
  362. #define reg_gio_rw_i2c0_ctrl___early_end___bit 15
  363. #define reg_gio_rw_i2c0_ctrl___start_stop___lsb 16
  364. #define reg_gio_rw_i2c0_ctrl___start_stop___width 1
  365. #define reg_gio_rw_i2c0_ctrl___start_stop___bit 16
  366. #define reg_gio_rw_i2c0_ctrl___ack_dir0___lsb 17
  367. #define reg_gio_rw_i2c0_ctrl___ack_dir0___width 1
  368. #define reg_gio_rw_i2c0_ctrl___ack_dir0___bit 17
  369. #define reg_gio_rw_i2c0_ctrl___ack_dir1___lsb 18
  370. #define reg_gio_rw_i2c0_ctrl___ack_dir1___width 1
  371. #define reg_gio_rw_i2c0_ctrl___ack_dir1___bit 18
  372. #define reg_gio_rw_i2c0_ctrl___ack_dir2___lsb 19
  373. #define reg_gio_rw_i2c0_ctrl___ack_dir2___width 1
  374. #define reg_gio_rw_i2c0_ctrl___ack_dir2___bit 19
  375. #define reg_gio_rw_i2c0_ctrl___ack_dir3___lsb 20
  376. #define reg_gio_rw_i2c0_ctrl___ack_dir3___width 1
  377. #define reg_gio_rw_i2c0_ctrl___ack_dir3___bit 20
  378. #define reg_gio_rw_i2c0_ctrl___ack_dir4___lsb 21
  379. #define reg_gio_rw_i2c0_ctrl___ack_dir4___width 1
  380. #define reg_gio_rw_i2c0_ctrl___ack_dir4___bit 21
  381. #define reg_gio_rw_i2c0_ctrl___ack_dir5___lsb 22
  382. #define reg_gio_rw_i2c0_ctrl___ack_dir5___width 1
  383. #define reg_gio_rw_i2c0_ctrl___ack_dir5___bit 22
  384. #define reg_gio_rw_i2c0_ctrl___ack_bit___lsb 23
  385. #define reg_gio_rw_i2c0_ctrl___ack_bit___width 1
  386. #define reg_gio_rw_i2c0_ctrl___ack_bit___bit 23
  387. #define reg_gio_rw_i2c0_ctrl___start_bit___lsb 24
  388. #define reg_gio_rw_i2c0_ctrl___start_bit___width 1
  389. #define reg_gio_rw_i2c0_ctrl___start_bit___bit 24
  390. #define reg_gio_rw_i2c0_ctrl___freq___lsb 25
  391. #define reg_gio_rw_i2c0_ctrl___freq___width 2
  392. #define reg_gio_rw_i2c0_ctrl_offset 152
  393. /* Register rw_i2c0_data, scope gio, type rw */
  394. #define reg_gio_rw_i2c0_data___data0___lsb 0
  395. #define reg_gio_rw_i2c0_data___data0___width 8
  396. #define reg_gio_rw_i2c0_data___data1___lsb 8
  397. #define reg_gio_rw_i2c0_data___data1___width 8
  398. #define reg_gio_rw_i2c0_data___data2___lsb 16
  399. #define reg_gio_rw_i2c0_data___data2___width 8
  400. #define reg_gio_rw_i2c0_data___data3___lsb 24
  401. #define reg_gio_rw_i2c0_data___data3___width 8
  402. #define reg_gio_rw_i2c0_data_offset 156
  403. /* Register rw_i2c0_data2, scope gio, type rw */
  404. #define reg_gio_rw_i2c0_data2___data4___lsb 0
  405. #define reg_gio_rw_i2c0_data2___data4___width 8
  406. #define reg_gio_rw_i2c0_data2___data5___lsb 8
  407. #define reg_gio_rw_i2c0_data2___data5___width 8
  408. #define reg_gio_rw_i2c0_data2___start_val___lsb 16
  409. #define reg_gio_rw_i2c0_data2___start_val___width 6
  410. #define reg_gio_rw_i2c0_data2___ack_val___lsb 22
  411. #define reg_gio_rw_i2c0_data2___ack_val___width 6
  412. #define reg_gio_rw_i2c0_data2_offset 160
  413. /* Register rw_i2c1_start, scope gio, type rw */
  414. #define reg_gio_rw_i2c1_start___run___lsb 0
  415. #define reg_gio_rw_i2c1_start___run___width 1
  416. #define reg_gio_rw_i2c1_start___run___bit 0
  417. #define reg_gio_rw_i2c1_start_offset 164
  418. /* Register rw_i2c1_cfg, scope gio, type rw */
  419. #define reg_gio_rw_i2c1_cfg___en___lsb 0
  420. #define reg_gio_rw_i2c1_cfg___en___width 1
  421. #define reg_gio_rw_i2c1_cfg___en___bit 0
  422. #define reg_gio_rw_i2c1_cfg___bit_order___lsb 1
  423. #define reg_gio_rw_i2c1_cfg___bit_order___width 1
  424. #define reg_gio_rw_i2c1_cfg___bit_order___bit 1
  425. #define reg_gio_rw_i2c1_cfg___scl_io___lsb 2
  426. #define reg_gio_rw_i2c1_cfg___scl_io___width 1
  427. #define reg_gio_rw_i2c1_cfg___scl_io___bit 2
  428. #define reg_gio_rw_i2c1_cfg___scl_inv___lsb 3
  429. #define reg_gio_rw_i2c1_cfg___scl_inv___width 1
  430. #define reg_gio_rw_i2c1_cfg___scl_inv___bit 3
  431. #define reg_gio_rw_i2c1_cfg___sda0_io___lsb 4
  432. #define reg_gio_rw_i2c1_cfg___sda0_io___width 1
  433. #define reg_gio_rw_i2c1_cfg___sda0_io___bit 4
  434. #define reg_gio_rw_i2c1_cfg___sda0_idle___lsb 5
  435. #define reg_gio_rw_i2c1_cfg___sda0_idle___width 1
  436. #define reg_gio_rw_i2c1_cfg___sda0_idle___bit 5
  437. #define reg_gio_rw_i2c1_cfg___sda1_io___lsb 6
  438. #define reg_gio_rw_i2c1_cfg___sda1_io___width 1
  439. #define reg_gio_rw_i2c1_cfg___sda1_io___bit 6
  440. #define reg_gio_rw_i2c1_cfg___sda1_idle___lsb 7
  441. #define reg_gio_rw_i2c1_cfg___sda1_idle___width 1
  442. #define reg_gio_rw_i2c1_cfg___sda1_idle___bit 7
  443. #define reg_gio_rw_i2c1_cfg___sda2_io___lsb 8
  444. #define reg_gio_rw_i2c1_cfg___sda2_io___width 1
  445. #define reg_gio_rw_i2c1_cfg___sda2_io___bit 8
  446. #define reg_gio_rw_i2c1_cfg___sda2_idle___lsb 9
  447. #define reg_gio_rw_i2c1_cfg___sda2_idle___width 1
  448. #define reg_gio_rw_i2c1_cfg___sda2_idle___bit 9
  449. #define reg_gio_rw_i2c1_cfg___sda3_io___lsb 10
  450. #define reg_gio_rw_i2c1_cfg___sda3_io___width 1
  451. #define reg_gio_rw_i2c1_cfg___sda3_io___bit 10
  452. #define reg_gio_rw_i2c1_cfg___sda3_idle___lsb 11
  453. #define reg_gio_rw_i2c1_cfg___sda3_idle___width 1
  454. #define reg_gio_rw_i2c1_cfg___sda3_idle___bit 11
  455. #define reg_gio_rw_i2c1_cfg___sda_sel___lsb 12
  456. #define reg_gio_rw_i2c1_cfg___sda_sel___width 2
  457. #define reg_gio_rw_i2c1_cfg___sen_idle___lsb 14
  458. #define reg_gio_rw_i2c1_cfg___sen_idle___width 1
  459. #define reg_gio_rw_i2c1_cfg___sen_idle___bit 14
  460. #define reg_gio_rw_i2c1_cfg___sen_inv___lsb 15
  461. #define reg_gio_rw_i2c1_cfg___sen_inv___width 1
  462. #define reg_gio_rw_i2c1_cfg___sen_inv___bit 15
  463. #define reg_gio_rw_i2c1_cfg___sen_sel___lsb 16
  464. #define reg_gio_rw_i2c1_cfg___sen_sel___width 2
  465. #define reg_gio_rw_i2c1_cfg_offset 168
  466. /* Register rw_i2c1_ctrl, scope gio, type rw */
  467. #define reg_gio_rw_i2c1_ctrl___trf_bits___lsb 0
  468. #define reg_gio_rw_i2c1_ctrl___trf_bits___width 6
  469. #define reg_gio_rw_i2c1_ctrl___switch_dir___lsb 6
  470. #define reg_gio_rw_i2c1_ctrl___switch_dir___width 6
  471. #define reg_gio_rw_i2c1_ctrl___extra_start___lsb 12
  472. #define reg_gio_rw_i2c1_ctrl___extra_start___width 3
  473. #define reg_gio_rw_i2c1_ctrl___early_end___lsb 15
  474. #define reg_gio_rw_i2c1_ctrl___early_end___width 1
  475. #define reg_gio_rw_i2c1_ctrl___early_end___bit 15
  476. #define reg_gio_rw_i2c1_ctrl___start_stop___lsb 16
  477. #define reg_gio_rw_i2c1_ctrl___start_stop___width 1
  478. #define reg_gio_rw_i2c1_ctrl___start_stop___bit 16
  479. #define reg_gio_rw_i2c1_ctrl___ack_dir0___lsb 17
  480. #define reg_gio_rw_i2c1_ctrl___ack_dir0___width 1
  481. #define reg_gio_rw_i2c1_ctrl___ack_dir0___bit 17
  482. #define reg_gio_rw_i2c1_ctrl___ack_dir1___lsb 18
  483. #define reg_gio_rw_i2c1_ctrl___ack_dir1___width 1
  484. #define reg_gio_rw_i2c1_ctrl___ack_dir1___bit 18
  485. #define reg_gio_rw_i2c1_ctrl___ack_dir2___lsb 19
  486. #define reg_gio_rw_i2c1_ctrl___ack_dir2___width 1
  487. #define reg_gio_rw_i2c1_ctrl___ack_dir2___bit 19
  488. #define reg_gio_rw_i2c1_ctrl___ack_dir3___lsb 20
  489. #define reg_gio_rw_i2c1_ctrl___ack_dir3___width 1
  490. #define reg_gio_rw_i2c1_ctrl___ack_dir3___bit 20
  491. #define reg_gio_rw_i2c1_ctrl___ack_dir4___lsb 21
  492. #define reg_gio_rw_i2c1_ctrl___ack_dir4___width 1
  493. #define reg_gio_rw_i2c1_ctrl___ack_dir4___bit 21
  494. #define reg_gio_rw_i2c1_ctrl___ack_dir5___lsb 22
  495. #define reg_gio_rw_i2c1_ctrl___ack_dir5___width 1
  496. #define reg_gio_rw_i2c1_ctrl___ack_dir5___bit 22
  497. #define reg_gio_rw_i2c1_ctrl___ack_bit___lsb 23
  498. #define reg_gio_rw_i2c1_ctrl___ack_bit___width 1
  499. #define reg_gio_rw_i2c1_ctrl___ack_bit___bit 23
  500. #define reg_gio_rw_i2c1_ctrl___start_bit___lsb 24
  501. #define reg_gio_rw_i2c1_ctrl___start_bit___width 1
  502. #define reg_gio_rw_i2c1_ctrl___start_bit___bit 24
  503. #define reg_gio_rw_i2c1_ctrl___freq___lsb 25
  504. #define reg_gio_rw_i2c1_ctrl___freq___width 2
  505. #define reg_gio_rw_i2c1_ctrl_offset 172
  506. /* Register rw_i2c1_data, scope gio, type rw */
  507. #define reg_gio_rw_i2c1_data___data0___lsb 0
  508. #define reg_gio_rw_i2c1_data___data0___width 8
  509. #define reg_gio_rw_i2c1_data___data1___lsb 8
  510. #define reg_gio_rw_i2c1_data___data1___width 8
  511. #define reg_gio_rw_i2c1_data___data2___lsb 16
  512. #define reg_gio_rw_i2c1_data___data2___width 8
  513. #define reg_gio_rw_i2c1_data___data3___lsb 24
  514. #define reg_gio_rw_i2c1_data___data3___width 8
  515. #define reg_gio_rw_i2c1_data_offset 176
  516. /* Register rw_i2c1_data2, scope gio, type rw */
  517. #define reg_gio_rw_i2c1_data2___data4___lsb 0
  518. #define reg_gio_rw_i2c1_data2___data4___width 8
  519. #define reg_gio_rw_i2c1_data2___data5___lsb 8
  520. #define reg_gio_rw_i2c1_data2___data5___width 8
  521. #define reg_gio_rw_i2c1_data2___start_val___lsb 16
  522. #define reg_gio_rw_i2c1_data2___start_val___width 6
  523. #define reg_gio_rw_i2c1_data2___ack_val___lsb 22
  524. #define reg_gio_rw_i2c1_data2___ack_val___width 6
  525. #define reg_gio_rw_i2c1_data2_offset 180
  526. /* Register r_ppwm_stat, scope gio, type r */
  527. #define reg_gio_r_ppwm_stat___freq___lsb 0
  528. #define reg_gio_r_ppwm_stat___freq___width 2
  529. #define reg_gio_r_ppwm_stat_offset 184
  530. /* Register rw_ppwm_data, scope gio, type rw */
  531. #define reg_gio_rw_ppwm_data___data___lsb 0
  532. #define reg_gio_rw_ppwm_data___data___width 8
  533. #define reg_gio_rw_ppwm_data_offset 188
  534. /* Register rw_pwm0_ctrl, scope gio, type rw */
  535. #define reg_gio_rw_pwm0_ctrl___mode___lsb 0
  536. #define reg_gio_rw_pwm0_ctrl___mode___width 2
  537. #define reg_gio_rw_pwm0_ctrl___ccd_override___lsb 2
  538. #define reg_gio_rw_pwm0_ctrl___ccd_override___width 1
  539. #define reg_gio_rw_pwm0_ctrl___ccd_override___bit 2
  540. #define reg_gio_rw_pwm0_ctrl___ccd_val___lsb 3
  541. #define reg_gio_rw_pwm0_ctrl___ccd_val___width 1
  542. #define reg_gio_rw_pwm0_ctrl___ccd_val___bit 3
  543. #define reg_gio_rw_pwm0_ctrl_offset 192
  544. /* Register rw_pwm0_var, scope gio, type rw */
  545. #define reg_gio_rw_pwm0_var___lo___lsb 0
  546. #define reg_gio_rw_pwm0_var___lo___width 13
  547. #define reg_gio_rw_pwm0_var___hi___lsb 13
  548. #define reg_gio_rw_pwm0_var___hi___width 13
  549. #define reg_gio_rw_pwm0_var_offset 196
  550. /* Register rw_pwm0_data, scope gio, type rw */
  551. #define reg_gio_rw_pwm0_data___data___lsb 0
  552. #define reg_gio_rw_pwm0_data___data___width 8
  553. #define reg_gio_rw_pwm0_data_offset 200
  554. /* Register rw_pwm1_ctrl, scope gio, type rw */
  555. #define reg_gio_rw_pwm1_ctrl___mode___lsb 0
  556. #define reg_gio_rw_pwm1_ctrl___mode___width 2
  557. #define reg_gio_rw_pwm1_ctrl___ccd_override___lsb 2
  558. #define reg_gio_rw_pwm1_ctrl___ccd_override___width 1
  559. #define reg_gio_rw_pwm1_ctrl___ccd_override___bit 2
  560. #define reg_gio_rw_pwm1_ctrl___ccd_val___lsb 3
  561. #define reg_gio_rw_pwm1_ctrl___ccd_val___width 1
  562. #define reg_gio_rw_pwm1_ctrl___ccd_val___bit 3
  563. #define reg_gio_rw_pwm1_ctrl_offset 204
  564. /* Register rw_pwm1_var, scope gio, type rw */
  565. #define reg_gio_rw_pwm1_var___lo___lsb 0
  566. #define reg_gio_rw_pwm1_var___lo___width 13
  567. #define reg_gio_rw_pwm1_var___hi___lsb 13
  568. #define reg_gio_rw_pwm1_var___hi___width 13
  569. #define reg_gio_rw_pwm1_var_offset 208
  570. /* Register rw_pwm1_data, scope gio, type rw */
  571. #define reg_gio_rw_pwm1_data___data___lsb 0
  572. #define reg_gio_rw_pwm1_data___data___width 8
  573. #define reg_gio_rw_pwm1_data_offset 212
  574. /* Register rw_pwm2_ctrl, scope gio, type rw */
  575. #define reg_gio_rw_pwm2_ctrl___mode___lsb 0
  576. #define reg_gio_rw_pwm2_ctrl___mode___width 2
  577. #define reg_gio_rw_pwm2_ctrl___ccd_override___lsb 2
  578. #define reg_gio_rw_pwm2_ctrl___ccd_override___width 1
  579. #define reg_gio_rw_pwm2_ctrl___ccd_override___bit 2
  580. #define reg_gio_rw_pwm2_ctrl___ccd_val___lsb 3
  581. #define reg_gio_rw_pwm2_ctrl___ccd_val___width 1
  582. #define reg_gio_rw_pwm2_ctrl___ccd_val___bit 3
  583. #define reg_gio_rw_pwm2_ctrl_offset 216
  584. /* Register rw_pwm2_var, scope gio, type rw */
  585. #define reg_gio_rw_pwm2_var___lo___lsb 0
  586. #define reg_gio_rw_pwm2_var___lo___width 13
  587. #define reg_gio_rw_pwm2_var___hi___lsb 13
  588. #define reg_gio_rw_pwm2_var___hi___width 13
  589. #define reg_gio_rw_pwm2_var_offset 220
  590. /* Register rw_pwm2_data, scope gio, type rw */
  591. #define reg_gio_rw_pwm2_data___data___lsb 0
  592. #define reg_gio_rw_pwm2_data___data___width 8
  593. #define reg_gio_rw_pwm2_data_offset 224
  594. /* Register rw_pwm_in_cfg, scope gio, type rw */
  595. #define reg_gio_rw_pwm_in_cfg___pin___lsb 0
  596. #define reg_gio_rw_pwm_in_cfg___pin___width 3
  597. #define reg_gio_rw_pwm_in_cfg_offset 228
  598. /* Register r_pwm_in_lo, scope gio, type r */
  599. #define reg_gio_r_pwm_in_lo___data___lsb 0
  600. #define reg_gio_r_pwm_in_lo___data___width 32
  601. #define reg_gio_r_pwm_in_lo_offset 232
  602. /* Register r_pwm_in_hi, scope gio, type r */
  603. #define reg_gio_r_pwm_in_hi___data___lsb 0
  604. #define reg_gio_r_pwm_in_hi___data___width 32
  605. #define reg_gio_r_pwm_in_hi_offset 236
  606. /* Register r_pwm_in_cnt, scope gio, type r */
  607. #define reg_gio_r_pwm_in_cnt___data___lsb 0
  608. #define reg_gio_r_pwm_in_cnt___data___width 32
  609. #define reg_gio_r_pwm_in_cnt_offset 240
  610. /* Constants */
  611. #define regk_gio_anyedge 0x00000007
  612. #define regk_gio_f100k 0x00000000
  613. #define regk_gio_f1562 0x00000000
  614. #define regk_gio_f195 0x00000003
  615. #define regk_gio_f1m 0x00000002
  616. #define regk_gio_f390 0x00000002
  617. #define regk_gio_f400k 0x00000001
  618. #define regk_gio_f5m 0x00000003
  619. #define regk_gio_f781 0x00000001
  620. #define regk_gio_hi 0x00000001
  621. #define regk_gio_in 0x00000000
  622. #define regk_gio_intr_pa0 0x00000000
  623. #define regk_gio_intr_pa1 0x00000000
  624. #define regk_gio_intr_pa10 0x00000001
  625. #define regk_gio_intr_pa11 0x00000001
  626. #define regk_gio_intr_pa12 0x00000001
  627. #define regk_gio_intr_pa13 0x00000001
  628. #define regk_gio_intr_pa14 0x00000001
  629. #define regk_gio_intr_pa15 0x00000001
  630. #define regk_gio_intr_pa16 0x00000002
  631. #define regk_gio_intr_pa17 0x00000002
  632. #define regk_gio_intr_pa18 0x00000002
  633. #define regk_gio_intr_pa19 0x00000002
  634. #define regk_gio_intr_pa2 0x00000000
  635. #define regk_gio_intr_pa20 0x00000002
  636. #define regk_gio_intr_pa21 0x00000002
  637. #define regk_gio_intr_pa22 0x00000002
  638. #define regk_gio_intr_pa23 0x00000002
  639. #define regk_gio_intr_pa24 0x00000003
  640. #define regk_gio_intr_pa25 0x00000003
  641. #define regk_gio_intr_pa26 0x00000003
  642. #define regk_gio_intr_pa27 0x00000003
  643. #define regk_gio_intr_pa28 0x00000003
  644. #define regk_gio_intr_pa29 0x00000003
  645. #define regk_gio_intr_pa3 0x00000000
  646. #define regk_gio_intr_pa30 0x00000003
  647. #define regk_gio_intr_pa31 0x00000003
  648. #define regk_gio_intr_pa4 0x00000000
  649. #define regk_gio_intr_pa5 0x00000000
  650. #define regk_gio_intr_pa6 0x00000000
  651. #define regk_gio_intr_pa7 0x00000000
  652. #define regk_gio_intr_pa8 0x00000001
  653. #define regk_gio_intr_pa9 0x00000001
  654. #define regk_gio_intr_pb0 0x00000004
  655. #define regk_gio_intr_pb1 0x00000004
  656. #define regk_gio_intr_pb10 0x00000005
  657. #define regk_gio_intr_pb11 0x00000005
  658. #define regk_gio_intr_pb12 0x00000005
  659. #define regk_gio_intr_pb13 0x00000005
  660. #define regk_gio_intr_pb14 0x00000005
  661. #define regk_gio_intr_pb15 0x00000005
  662. #define regk_gio_intr_pb16 0x00000006
  663. #define regk_gio_intr_pb17 0x00000006
  664. #define regk_gio_intr_pb18 0x00000006
  665. #define regk_gio_intr_pb19 0x00000006
  666. #define regk_gio_intr_pb2 0x00000004
  667. #define regk_gio_intr_pb20 0x00000006
  668. #define regk_gio_intr_pb21 0x00000006
  669. #define regk_gio_intr_pb22 0x00000006
  670. #define regk_gio_intr_pb23 0x00000006
  671. #define regk_gio_intr_pb24 0x00000007
  672. #define regk_gio_intr_pb25 0x00000007
  673. #define regk_gio_intr_pb26 0x00000007
  674. #define regk_gio_intr_pb27 0x00000007
  675. #define regk_gio_intr_pb28 0x00000007
  676. #define regk_gio_intr_pb29 0x00000007
  677. #define regk_gio_intr_pb3 0x00000004
  678. #define regk_gio_intr_pb30 0x00000007
  679. #define regk_gio_intr_pb31 0x00000007
  680. #define regk_gio_intr_pb4 0x00000004
  681. #define regk_gio_intr_pb5 0x00000004
  682. #define regk_gio_intr_pb6 0x00000004
  683. #define regk_gio_intr_pb7 0x00000004
  684. #define regk_gio_intr_pb8 0x00000005
  685. #define regk_gio_intr_pb9 0x00000005
  686. #define regk_gio_intr_pc0 0x00000008
  687. #define regk_gio_intr_pc1 0x00000008
  688. #define regk_gio_intr_pc10 0x00000009
  689. #define regk_gio_intr_pc11 0x00000009
  690. #define regk_gio_intr_pc12 0x00000009
  691. #define regk_gio_intr_pc13 0x00000009
  692. #define regk_gio_intr_pc14 0x00000009
  693. #define regk_gio_intr_pc15 0x00000009
  694. #define regk_gio_intr_pc2 0x00000008
  695. #define regk_gio_intr_pc3 0x00000008
  696. #define regk_gio_intr_pc4 0x00000008
  697. #define regk_gio_intr_pc5 0x00000008
  698. #define regk_gio_intr_pc6 0x00000008
  699. #define regk_gio_intr_pc7 0x00000008
  700. #define regk_gio_intr_pc8 0x00000009
  701. #define regk_gio_intr_pc9 0x00000009
  702. #define regk_gio_intr_pd0 0x0000000c
  703. #define regk_gio_intr_pd1 0x0000000c
  704. #define regk_gio_intr_pd10 0x0000000d
  705. #define regk_gio_intr_pd11 0x0000000d
  706. #define regk_gio_intr_pd12 0x0000000d
  707. #define regk_gio_intr_pd13 0x0000000d
  708. #define regk_gio_intr_pd14 0x0000000d
  709. #define regk_gio_intr_pd15 0x0000000d
  710. #define regk_gio_intr_pd16 0x0000000e
  711. #define regk_gio_intr_pd17 0x0000000e
  712. #define regk_gio_intr_pd18 0x0000000e
  713. #define regk_gio_intr_pd19 0x0000000e
  714. #define regk_gio_intr_pd2 0x0000000c
  715. #define regk_gio_intr_pd20 0x0000000e
  716. #define regk_gio_intr_pd21 0x0000000e
  717. #define regk_gio_intr_pd22 0x0000000e
  718. #define regk_gio_intr_pd23 0x0000000e
  719. #define regk_gio_intr_pd24 0x0000000f
  720. #define regk_gio_intr_pd25 0x0000000f
  721. #define regk_gio_intr_pd26 0x0000000f
  722. #define regk_gio_intr_pd27 0x0000000f
  723. #define regk_gio_intr_pd28 0x0000000f
  724. #define regk_gio_intr_pd29 0x0000000f
  725. #define regk_gio_intr_pd3 0x0000000c
  726. #define regk_gio_intr_pd30 0x0000000f
  727. #define regk_gio_intr_pd31 0x0000000f
  728. #define regk_gio_intr_pd4 0x0000000c
  729. #define regk_gio_intr_pd5 0x0000000c
  730. #define regk_gio_intr_pd6 0x0000000c
  731. #define regk_gio_intr_pd7 0x0000000c
  732. #define regk_gio_intr_pd8 0x0000000d
  733. #define regk_gio_intr_pd9 0x0000000d
  734. #define regk_gio_lo 0x00000002
  735. #define regk_gio_lsb 0x00000000
  736. #define regk_gio_msb 0x00000001
  737. #define regk_gio_negedge 0x00000006
  738. #define regk_gio_no 0x00000000
  739. #define regk_gio_no_switch 0x0000003f
  740. #define regk_gio_none 0x00000007
  741. #define regk_gio_off 0x00000000
  742. #define regk_gio_opendrain 0x00000000
  743. #define regk_gio_out 0x00000001
  744. #define regk_gio_posedge 0x00000005
  745. #define regk_gio_pwm_hfp 0x00000002
  746. #define regk_gio_pwm_pa0 0x00000001
  747. #define regk_gio_pwm_pa19 0x00000004
  748. #define regk_gio_pwm_pa6 0x00000002
  749. #define regk_gio_pwm_pa7 0x00000003
  750. #define regk_gio_pwm_pb26 0x00000005
  751. #define regk_gio_pwm_pd23 0x00000006
  752. #define regk_gio_pwm_pd31 0x00000007
  753. #define regk_gio_pwm_std 0x00000001
  754. #define regk_gio_pwm_var 0x00000003
  755. #define regk_gio_rw_i2c0_cfg_default 0x00000020
  756. #define regk_gio_rw_i2c0_ctrl_default 0x00010000
  757. #define regk_gio_rw_i2c0_start_default 0x00000000
  758. #define regk_gio_rw_i2c1_cfg_default 0x00000aa0
  759. #define regk_gio_rw_i2c1_ctrl_default 0x00010000
  760. #define regk_gio_rw_i2c1_start_default 0x00000000
  761. #define regk_gio_rw_intr_cfg_default 0x00000000
  762. #define regk_gio_rw_intr_mask_default 0x00000000
  763. #define regk_gio_rw_pa_oe_default 0x00000000
  764. #define regk_gio_rw_pb_oe_default 0x00000000
  765. #define regk_gio_rw_pc_oe_default 0x00000000
  766. #define regk_gio_rw_ppwm_data_default 0x00000000
  767. #define regk_gio_rw_pwm0_ctrl_default 0x00000000
  768. #define regk_gio_rw_pwm1_ctrl_default 0x00000000
  769. #define regk_gio_rw_pwm2_ctrl_default 0x00000000
  770. #define regk_gio_rw_pwm_in_cfg_default 0x00000000
  771. #define regk_gio_sda0 0x00000000
  772. #define regk_gio_sda1 0x00000001
  773. #define regk_gio_sda2 0x00000002
  774. #define regk_gio_sda3 0x00000003
  775. #define regk_gio_sen 0x00000000
  776. #define regk_gio_set 0x00000003
  777. #define regk_gio_yes 0x00000001
  778. #endif /* __gio_defs_asm_h */