ddr2_defs_asm.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266
  1. #ifndef __ddr2_defs_asm_h
  2. #define __ddr2_defs_asm_h
  3. /*
  4. * This file is autogenerated from
  5. * file: ddr2.r
  6. *
  7. * by ../../../tools/rdesc/bin/rdes2c -asm -outfile ddr2_defs_asm.h ddr2.r
  8. * Any changes here will be lost.
  9. *
  10. * -*- buffer-read-only: t -*-
  11. */
  12. #ifndef REG_FIELD
  13. #define REG_FIELD( scope, reg, field, value ) \
  14. REG_FIELD_X_( value, reg_##scope##_##reg##___##field##___lsb )
  15. #define REG_FIELD_X_( value, shift ) ((value) << shift)
  16. #endif
  17. #ifndef REG_STATE
  18. #define REG_STATE( scope, reg, field, symbolic_value ) \
  19. REG_STATE_X_( regk_##scope##_##symbolic_value, reg_##scope##_##reg##___##field##___lsb )
  20. #define REG_STATE_X_( k, shift ) (k << shift)
  21. #endif
  22. #ifndef REG_MASK
  23. #define REG_MASK( scope, reg, field ) \
  24. REG_MASK_X_( reg_##scope##_##reg##___##field##___width, reg_##scope##_##reg##___##field##___lsb )
  25. #define REG_MASK_X_( width, lsb ) (((1 << width)-1) << lsb)
  26. #endif
  27. #ifndef REG_LSB
  28. #define REG_LSB( scope, reg, field ) reg_##scope##_##reg##___##field##___lsb
  29. #endif
  30. #ifndef REG_BIT
  31. #define REG_BIT( scope, reg, field ) reg_##scope##_##reg##___##field##___bit
  32. #endif
  33. #ifndef REG_ADDR
  34. #define REG_ADDR( scope, inst, reg ) REG_ADDR_X_(inst, reg_##scope##_##reg##_offset)
  35. #define REG_ADDR_X_( inst, offs ) ((inst) + offs)
  36. #endif
  37. #ifndef REG_ADDR_VECT
  38. #define REG_ADDR_VECT( scope, inst, reg, index ) \
  39. REG_ADDR_VECT_X_(inst, reg_##scope##_##reg##_offset, index, \
  40. STRIDE_##scope##_##reg )
  41. #define REG_ADDR_VECT_X_( inst, offs, index, stride ) \
  42. ((inst) + offs + (index) * stride)
  43. #endif
  44. /* Register rw_cfg, scope ddr2, type rw */
  45. #define reg_ddr2_rw_cfg___col_width___lsb 0
  46. #define reg_ddr2_rw_cfg___col_width___width 4
  47. #define reg_ddr2_rw_cfg___nr_banks___lsb 4
  48. #define reg_ddr2_rw_cfg___nr_banks___width 1
  49. #define reg_ddr2_rw_cfg___nr_banks___bit 4
  50. #define reg_ddr2_rw_cfg___bw___lsb 5
  51. #define reg_ddr2_rw_cfg___bw___width 1
  52. #define reg_ddr2_rw_cfg___bw___bit 5
  53. #define reg_ddr2_rw_cfg___nr_ref___lsb 6
  54. #define reg_ddr2_rw_cfg___nr_ref___width 4
  55. #define reg_ddr2_rw_cfg___ref_interval___lsb 10
  56. #define reg_ddr2_rw_cfg___ref_interval___width 11
  57. #define reg_ddr2_rw_cfg___odt_ctrl___lsb 21
  58. #define reg_ddr2_rw_cfg___odt_ctrl___width 2
  59. #define reg_ddr2_rw_cfg___odt_mem___lsb 23
  60. #define reg_ddr2_rw_cfg___odt_mem___width 1
  61. #define reg_ddr2_rw_cfg___odt_mem___bit 23
  62. #define reg_ddr2_rw_cfg___imp_strength___lsb 24
  63. #define reg_ddr2_rw_cfg___imp_strength___width 1
  64. #define reg_ddr2_rw_cfg___imp_strength___bit 24
  65. #define reg_ddr2_rw_cfg___auto_imp_cal___lsb 25
  66. #define reg_ddr2_rw_cfg___auto_imp_cal___width 1
  67. #define reg_ddr2_rw_cfg___auto_imp_cal___bit 25
  68. #define reg_ddr2_rw_cfg___imp_cal_override___lsb 26
  69. #define reg_ddr2_rw_cfg___imp_cal_override___width 1
  70. #define reg_ddr2_rw_cfg___imp_cal_override___bit 26
  71. #define reg_ddr2_rw_cfg___dll_override___lsb 27
  72. #define reg_ddr2_rw_cfg___dll_override___width 1
  73. #define reg_ddr2_rw_cfg___dll_override___bit 27
  74. #define reg_ddr2_rw_cfg_offset 0
  75. /* Register rw_timing, scope ddr2, type rw */
  76. #define reg_ddr2_rw_timing___wr___lsb 0
  77. #define reg_ddr2_rw_timing___wr___width 3
  78. #define reg_ddr2_rw_timing___rcd___lsb 3
  79. #define reg_ddr2_rw_timing___rcd___width 3
  80. #define reg_ddr2_rw_timing___rp___lsb 6
  81. #define reg_ddr2_rw_timing___rp___width 3
  82. #define reg_ddr2_rw_timing___ras___lsb 9
  83. #define reg_ddr2_rw_timing___ras___width 4
  84. #define reg_ddr2_rw_timing___rfc___lsb 13
  85. #define reg_ddr2_rw_timing___rfc___width 7
  86. #define reg_ddr2_rw_timing___rc___lsb 20
  87. #define reg_ddr2_rw_timing___rc___width 5
  88. #define reg_ddr2_rw_timing___rtp___lsb 25
  89. #define reg_ddr2_rw_timing___rtp___width 2
  90. #define reg_ddr2_rw_timing___rtw___lsb 27
  91. #define reg_ddr2_rw_timing___rtw___width 3
  92. #define reg_ddr2_rw_timing___wtr___lsb 30
  93. #define reg_ddr2_rw_timing___wtr___width 2
  94. #define reg_ddr2_rw_timing_offset 4
  95. /* Register rw_latency, scope ddr2, type rw */
  96. #define reg_ddr2_rw_latency___cas___lsb 0
  97. #define reg_ddr2_rw_latency___cas___width 3
  98. #define reg_ddr2_rw_latency___additive___lsb 3
  99. #define reg_ddr2_rw_latency___additive___width 3
  100. #define reg_ddr2_rw_latency_offset 8
  101. /* Register rw_phy_cfg, scope ddr2, type rw */
  102. #define reg_ddr2_rw_phy_cfg___en___lsb 0
  103. #define reg_ddr2_rw_phy_cfg___en___width 1
  104. #define reg_ddr2_rw_phy_cfg___en___bit 0
  105. #define reg_ddr2_rw_phy_cfg_offset 12
  106. /* Register rw_phy_ctrl, scope ddr2, type rw */
  107. #define reg_ddr2_rw_phy_ctrl___rst___lsb 0
  108. #define reg_ddr2_rw_phy_ctrl___rst___width 1
  109. #define reg_ddr2_rw_phy_ctrl___rst___bit 0
  110. #define reg_ddr2_rw_phy_ctrl___cal_rst___lsb 1
  111. #define reg_ddr2_rw_phy_ctrl___cal_rst___width 1
  112. #define reg_ddr2_rw_phy_ctrl___cal_rst___bit 1
  113. #define reg_ddr2_rw_phy_ctrl___cal_start___lsb 2
  114. #define reg_ddr2_rw_phy_ctrl___cal_start___width 1
  115. #define reg_ddr2_rw_phy_ctrl___cal_start___bit 2
  116. #define reg_ddr2_rw_phy_ctrl_offset 16
  117. /* Register rw_ctrl, scope ddr2, type rw */
  118. #define reg_ddr2_rw_ctrl___mrs_data___lsb 0
  119. #define reg_ddr2_rw_ctrl___mrs_data___width 16
  120. #define reg_ddr2_rw_ctrl___cmd___lsb 16
  121. #define reg_ddr2_rw_ctrl___cmd___width 8
  122. #define reg_ddr2_rw_ctrl_offset 20
  123. /* Register rw_pwr_down, scope ddr2, type rw */
  124. #define reg_ddr2_rw_pwr_down___self_ref___lsb 0
  125. #define reg_ddr2_rw_pwr_down___self_ref___width 2
  126. #define reg_ddr2_rw_pwr_down___phy_en___lsb 2
  127. #define reg_ddr2_rw_pwr_down___phy_en___width 1
  128. #define reg_ddr2_rw_pwr_down___phy_en___bit 2
  129. #define reg_ddr2_rw_pwr_down_offset 24
  130. /* Register r_stat, scope ddr2, type r */
  131. #define reg_ddr2_r_stat___dll_lock___lsb 0
  132. #define reg_ddr2_r_stat___dll_lock___width 1
  133. #define reg_ddr2_r_stat___dll_lock___bit 0
  134. #define reg_ddr2_r_stat___dll_delay_code___lsb 1
  135. #define reg_ddr2_r_stat___dll_delay_code___width 7
  136. #define reg_ddr2_r_stat___imp_cal_done___lsb 8
  137. #define reg_ddr2_r_stat___imp_cal_done___width 1
  138. #define reg_ddr2_r_stat___imp_cal_done___bit 8
  139. #define reg_ddr2_r_stat___imp_cal_fault___lsb 9
  140. #define reg_ddr2_r_stat___imp_cal_fault___width 1
  141. #define reg_ddr2_r_stat___imp_cal_fault___bit 9
  142. #define reg_ddr2_r_stat___cal_imp_pu___lsb 10
  143. #define reg_ddr2_r_stat___cal_imp_pu___width 4
  144. #define reg_ddr2_r_stat___cal_imp_pd___lsb 14
  145. #define reg_ddr2_r_stat___cal_imp_pd___width 4
  146. #define reg_ddr2_r_stat_offset 28
  147. /* Register rw_imp_ctrl, scope ddr2, type rw */
  148. #define reg_ddr2_rw_imp_ctrl___imp_pu___lsb 0
  149. #define reg_ddr2_rw_imp_ctrl___imp_pu___width 4
  150. #define reg_ddr2_rw_imp_ctrl___imp_pd___lsb 4
  151. #define reg_ddr2_rw_imp_ctrl___imp_pd___width 4
  152. #define reg_ddr2_rw_imp_ctrl_offset 32
  153. #define STRIDE_ddr2_rw_dll_ctrl 4
  154. /* Register rw_dll_ctrl, scope ddr2, type rw */
  155. #define reg_ddr2_rw_dll_ctrl___mode___lsb 0
  156. #define reg_ddr2_rw_dll_ctrl___mode___width 1
  157. #define reg_ddr2_rw_dll_ctrl___mode___bit 0
  158. #define reg_ddr2_rw_dll_ctrl___clk_delay___lsb 1
  159. #define reg_ddr2_rw_dll_ctrl___clk_delay___width 7
  160. #define reg_ddr2_rw_dll_ctrl_offset 36
  161. #define STRIDE_ddr2_rw_dqs_dll_ctrl 4
  162. /* Register rw_dqs_dll_ctrl, scope ddr2, type rw */
  163. #define reg_ddr2_rw_dqs_dll_ctrl___dqs90_delay___lsb 0
  164. #define reg_ddr2_rw_dqs_dll_ctrl___dqs90_delay___width 7
  165. #define reg_ddr2_rw_dqs_dll_ctrl___dqs180_delay___lsb 7
  166. #define reg_ddr2_rw_dqs_dll_ctrl___dqs180_delay___width 7
  167. #define reg_ddr2_rw_dqs_dll_ctrl___dqs270_delay___lsb 14
  168. #define reg_ddr2_rw_dqs_dll_ctrl___dqs270_delay___width 7
  169. #define reg_ddr2_rw_dqs_dll_ctrl___dqs360_delay___lsb 21
  170. #define reg_ddr2_rw_dqs_dll_ctrl___dqs360_delay___width 7
  171. #define reg_ddr2_rw_dqs_dll_ctrl_offset 52
  172. /* Constants */
  173. #define regk_ddr2_al0 0x00000000
  174. #define regk_ddr2_al1 0x00000008
  175. #define regk_ddr2_al2 0x00000010
  176. #define regk_ddr2_al3 0x00000018
  177. #define regk_ddr2_al4 0x00000020
  178. #define regk_ddr2_auto 0x00000003
  179. #define regk_ddr2_bank4 0x00000000
  180. #define regk_ddr2_bank8 0x00000001
  181. #define regk_ddr2_bl4 0x00000002
  182. #define regk_ddr2_bl8 0x00000003
  183. #define regk_ddr2_bt_il 0x00000008
  184. #define regk_ddr2_bt_seq 0x00000000
  185. #define regk_ddr2_bw16 0x00000001
  186. #define regk_ddr2_bw32 0x00000000
  187. #define regk_ddr2_cas2 0x00000020
  188. #define regk_ddr2_cas3 0x00000030
  189. #define regk_ddr2_cas4 0x00000040
  190. #define regk_ddr2_cas5 0x00000050
  191. #define regk_ddr2_deselect 0x000000c0
  192. #define regk_ddr2_dic_weak 0x00000002
  193. #define regk_ddr2_direct 0x00000001
  194. #define regk_ddr2_dis 0x00000000
  195. #define regk_ddr2_dll_dis 0x00000001
  196. #define regk_ddr2_dll_en 0x00000000
  197. #define regk_ddr2_dll_rst 0x00000100
  198. #define regk_ddr2_emrs 0x00000081
  199. #define regk_ddr2_emrs2 0x00000082
  200. #define regk_ddr2_emrs3 0x00000083
  201. #define regk_ddr2_full 0x00000001
  202. #define regk_ddr2_hi_ref_rate 0x00000080
  203. #define regk_ddr2_mrs 0x00000080
  204. #define regk_ddr2_no 0x00000000
  205. #define regk_ddr2_nop 0x000000b8
  206. #define regk_ddr2_ocd_adj 0x00000200
  207. #define regk_ddr2_ocd_default 0x00000380
  208. #define regk_ddr2_ocd_drive0 0x00000100
  209. #define regk_ddr2_ocd_drive1 0x00000080
  210. #define regk_ddr2_ocd_exit 0x00000000
  211. #define regk_ddr2_odt_dis 0x00000000
  212. #define regk_ddr2_offs 0x00000000
  213. #define regk_ddr2_pre 0x00000090
  214. #define regk_ddr2_pre_all 0x00000400
  215. #define regk_ddr2_pwr_down_fast 0x00000000
  216. #define regk_ddr2_pwr_down_slow 0x00001000
  217. #define regk_ddr2_ref 0x00000088
  218. #define regk_ddr2_rtt150 0x00000040
  219. #define regk_ddr2_rtt50 0x00000044
  220. #define regk_ddr2_rtt75 0x00000004
  221. #define regk_ddr2_rw_cfg_default 0x00186000
  222. #define regk_ddr2_rw_dll_ctrl_default 0x00000000
  223. #define regk_ddr2_rw_dll_ctrl_size 0x00000004
  224. #define regk_ddr2_rw_dqs_dll_ctrl_default 0x00000000
  225. #define regk_ddr2_rw_dqs_dll_ctrl_size 0x00000004
  226. #define regk_ddr2_rw_latency_default 0x00000000
  227. #define regk_ddr2_rw_phy_cfg_default 0x00000000
  228. #define regk_ddr2_rw_pwr_down_default 0x00000000
  229. #define regk_ddr2_rw_timing_default 0x00000000
  230. #define regk_ddr2_s1Gb 0x0000001a
  231. #define regk_ddr2_s256Mb 0x0000000f
  232. #define regk_ddr2_s2Gb 0x00000027
  233. #define regk_ddr2_s4Gb 0x00000042
  234. #define regk_ddr2_s512Mb 0x00000015
  235. #define regk_ddr2_temp0_85 0x00000618
  236. #define regk_ddr2_temp85_95 0x0000030c
  237. #define regk_ddr2_term150 0x00000002
  238. #define regk_ddr2_term50 0x00000003
  239. #define regk_ddr2_term75 0x00000001
  240. #define regk_ddr2_test 0x00000080
  241. #define regk_ddr2_weak 0x00000000
  242. #define regk_ddr2_wr2 0x00000200
  243. #define regk_ddr2_wr3 0x00000400
  244. #define regk_ddr2_yes 0x00000001
  245. #endif /* __ddr2_defs_asm_h */