clkgen_defs_asm.h 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164
  1. #ifndef __clkgen_defs_asm_h
  2. #define __clkgen_defs_asm_h
  3. /*
  4. * This file is autogenerated from
  5. * file: clkgen.r
  6. *
  7. * by ../../../tools/rdesc/bin/rdes2c -asm -outfile clkgen_defs_asm.h clkgen.r
  8. * Any changes here will be lost.
  9. *
  10. * -*- buffer-read-only: t -*-
  11. */
  12. #ifndef REG_FIELD
  13. #define REG_FIELD( scope, reg, field, value ) \
  14. REG_FIELD_X_( value, reg_##scope##_##reg##___##field##___lsb )
  15. #define REG_FIELD_X_( value, shift ) ((value) << shift)
  16. #endif
  17. #ifndef REG_STATE
  18. #define REG_STATE( scope, reg, field, symbolic_value ) \
  19. REG_STATE_X_( regk_##scope##_##symbolic_value, reg_##scope##_##reg##___##field##___lsb )
  20. #define REG_STATE_X_( k, shift ) (k << shift)
  21. #endif
  22. #ifndef REG_MASK
  23. #define REG_MASK( scope, reg, field ) \
  24. REG_MASK_X_( reg_##scope##_##reg##___##field##___width, reg_##scope##_##reg##___##field##___lsb )
  25. #define REG_MASK_X_( width, lsb ) (((1 << width)-1) << lsb)
  26. #endif
  27. #ifndef REG_LSB
  28. #define REG_LSB( scope, reg, field ) reg_##scope##_##reg##___##field##___lsb
  29. #endif
  30. #ifndef REG_BIT
  31. #define REG_BIT( scope, reg, field ) reg_##scope##_##reg##___##field##___bit
  32. #endif
  33. #ifndef REG_ADDR
  34. #define REG_ADDR( scope, inst, reg ) REG_ADDR_X_(inst, reg_##scope##_##reg##_offset)
  35. #define REG_ADDR_X_( inst, offs ) ((inst) + offs)
  36. #endif
  37. #ifndef REG_ADDR_VECT
  38. #define REG_ADDR_VECT( scope, inst, reg, index ) \
  39. REG_ADDR_VECT_X_(inst, reg_##scope##_##reg##_offset, index, \
  40. STRIDE_##scope##_##reg )
  41. #define REG_ADDR_VECT_X_( inst, offs, index, stride ) \
  42. ((inst) + offs + (index) * stride)
  43. #endif
  44. /* Register r_bootsel, scope clkgen, type r */
  45. #define reg_clkgen_r_bootsel___boot_mode___lsb 0
  46. #define reg_clkgen_r_bootsel___boot_mode___width 5
  47. #define reg_clkgen_r_bootsel___intern_main_clk___lsb 5
  48. #define reg_clkgen_r_bootsel___intern_main_clk___width 1
  49. #define reg_clkgen_r_bootsel___intern_main_clk___bit 5
  50. #define reg_clkgen_r_bootsel___extern_usb2_clk___lsb 6
  51. #define reg_clkgen_r_bootsel___extern_usb2_clk___width 1
  52. #define reg_clkgen_r_bootsel___extern_usb2_clk___bit 6
  53. #define reg_clkgen_r_bootsel_offset 0
  54. /* Register rw_clk_ctrl, scope clkgen, type rw */
  55. #define reg_clkgen_rw_clk_ctrl___pll___lsb 0
  56. #define reg_clkgen_rw_clk_ctrl___pll___width 1
  57. #define reg_clkgen_rw_clk_ctrl___pll___bit 0
  58. #define reg_clkgen_rw_clk_ctrl___cpu___lsb 1
  59. #define reg_clkgen_rw_clk_ctrl___cpu___width 1
  60. #define reg_clkgen_rw_clk_ctrl___cpu___bit 1
  61. #define reg_clkgen_rw_clk_ctrl___iop_usb___lsb 2
  62. #define reg_clkgen_rw_clk_ctrl___iop_usb___width 1
  63. #define reg_clkgen_rw_clk_ctrl___iop_usb___bit 2
  64. #define reg_clkgen_rw_clk_ctrl___vin___lsb 3
  65. #define reg_clkgen_rw_clk_ctrl___vin___width 1
  66. #define reg_clkgen_rw_clk_ctrl___vin___bit 3
  67. #define reg_clkgen_rw_clk_ctrl___sclr___lsb 4
  68. #define reg_clkgen_rw_clk_ctrl___sclr___width 1
  69. #define reg_clkgen_rw_clk_ctrl___sclr___bit 4
  70. #define reg_clkgen_rw_clk_ctrl___h264___lsb 5
  71. #define reg_clkgen_rw_clk_ctrl___h264___width 1
  72. #define reg_clkgen_rw_clk_ctrl___h264___bit 5
  73. #define reg_clkgen_rw_clk_ctrl___ddr2___lsb 6
  74. #define reg_clkgen_rw_clk_ctrl___ddr2___width 1
  75. #define reg_clkgen_rw_clk_ctrl___ddr2___bit 6
  76. #define reg_clkgen_rw_clk_ctrl___vout_hist___lsb 7
  77. #define reg_clkgen_rw_clk_ctrl___vout_hist___width 1
  78. #define reg_clkgen_rw_clk_ctrl___vout_hist___bit 7
  79. #define reg_clkgen_rw_clk_ctrl___eth___lsb 8
  80. #define reg_clkgen_rw_clk_ctrl___eth___width 1
  81. #define reg_clkgen_rw_clk_ctrl___eth___bit 8
  82. #define reg_clkgen_rw_clk_ctrl___ccd_tg_200___lsb 9
  83. #define reg_clkgen_rw_clk_ctrl___ccd_tg_200___width 1
  84. #define reg_clkgen_rw_clk_ctrl___ccd_tg_200___bit 9
  85. #define reg_clkgen_rw_clk_ctrl___dma0_1_eth___lsb 10
  86. #define reg_clkgen_rw_clk_ctrl___dma0_1_eth___width 1
  87. #define reg_clkgen_rw_clk_ctrl___dma0_1_eth___bit 10
  88. #define reg_clkgen_rw_clk_ctrl___ccd_tg_100___lsb 11
  89. #define reg_clkgen_rw_clk_ctrl___ccd_tg_100___width 1
  90. #define reg_clkgen_rw_clk_ctrl___ccd_tg_100___bit 11
  91. #define reg_clkgen_rw_clk_ctrl___jpeg___lsb 12
  92. #define reg_clkgen_rw_clk_ctrl___jpeg___width 1
  93. #define reg_clkgen_rw_clk_ctrl___jpeg___bit 12
  94. #define reg_clkgen_rw_clk_ctrl___sser_ser_dma6_7___lsb 13
  95. #define reg_clkgen_rw_clk_ctrl___sser_ser_dma6_7___width 1
  96. #define reg_clkgen_rw_clk_ctrl___sser_ser_dma6_7___bit 13
  97. #define reg_clkgen_rw_clk_ctrl___strdma0_2_video___lsb 14
  98. #define reg_clkgen_rw_clk_ctrl___strdma0_2_video___width 1
  99. #define reg_clkgen_rw_clk_ctrl___strdma0_2_video___bit 14
  100. #define reg_clkgen_rw_clk_ctrl___dma2_3_strcop___lsb 15
  101. #define reg_clkgen_rw_clk_ctrl___dma2_3_strcop___width 1
  102. #define reg_clkgen_rw_clk_ctrl___dma2_3_strcop___bit 15
  103. #define reg_clkgen_rw_clk_ctrl___dma4_5_iop___lsb 16
  104. #define reg_clkgen_rw_clk_ctrl___dma4_5_iop___width 1
  105. #define reg_clkgen_rw_clk_ctrl___dma4_5_iop___bit 16
  106. #define reg_clkgen_rw_clk_ctrl___dma9_11___lsb 17
  107. #define reg_clkgen_rw_clk_ctrl___dma9_11___width 1
  108. #define reg_clkgen_rw_clk_ctrl___dma9_11___bit 17
  109. #define reg_clkgen_rw_clk_ctrl___memarb_bar_ddr___lsb 18
  110. #define reg_clkgen_rw_clk_ctrl___memarb_bar_ddr___width 1
  111. #define reg_clkgen_rw_clk_ctrl___memarb_bar_ddr___bit 18
  112. #define reg_clkgen_rw_clk_ctrl___sclr_h264___lsb 19
  113. #define reg_clkgen_rw_clk_ctrl___sclr_h264___width 1
  114. #define reg_clkgen_rw_clk_ctrl___sclr_h264___bit 19
  115. #define reg_clkgen_rw_clk_ctrl_offset 4
  116. /* Constants */
  117. #define regk_clkgen_eth1000_rx 0x0000000c
  118. #define regk_clkgen_eth1000_tx 0x0000000e
  119. #define regk_clkgen_eth100_rx 0x0000001d
  120. #define regk_clkgen_eth100_rx_half 0x0000001c
  121. #define regk_clkgen_eth100_tx 0x0000001f
  122. #define regk_clkgen_eth100_tx_half 0x0000001e
  123. #define regk_clkgen_nand_3_2 0x00000000
  124. #define regk_clkgen_nand_3_2_0x30 0x00000002
  125. #define regk_clkgen_nand_3_2_0x30_pll 0x00000012
  126. #define regk_clkgen_nand_3_2_pll 0x00000010
  127. #define regk_clkgen_nand_3_3 0x00000001
  128. #define regk_clkgen_nand_3_3_0x30 0x00000003
  129. #define regk_clkgen_nand_3_3_0x30_pll 0x00000013
  130. #define regk_clkgen_nand_3_3_pll 0x00000011
  131. #define regk_clkgen_nand_4_2 0x00000004
  132. #define regk_clkgen_nand_4_2_0x30 0x00000006
  133. #define regk_clkgen_nand_4_2_0x30_pll 0x00000016
  134. #define regk_clkgen_nand_4_2_pll 0x00000014
  135. #define regk_clkgen_nand_4_3 0x00000005
  136. #define regk_clkgen_nand_4_3_0x30 0x00000007
  137. #define regk_clkgen_nand_4_3_0x30_pll 0x00000017
  138. #define regk_clkgen_nand_4_3_pll 0x00000015
  139. #define regk_clkgen_nand_5_2 0x00000008
  140. #define regk_clkgen_nand_5_2_0x30 0x0000000a
  141. #define regk_clkgen_nand_5_2_0x30_pll 0x0000001a
  142. #define regk_clkgen_nand_5_2_pll 0x00000018
  143. #define regk_clkgen_nand_5_3 0x00000009
  144. #define regk_clkgen_nand_5_3_0x30 0x0000000b
  145. #define regk_clkgen_nand_5_3_0x30_pll 0x0000001b
  146. #define regk_clkgen_nand_5_3_pll 0x00000019
  147. #define regk_clkgen_no 0x00000000
  148. #define regk_clkgen_rw_clk_ctrl_default 0x00000002
  149. #define regk_clkgen_ser 0x0000000d
  150. #define regk_clkgen_ser_pll 0x0000000f
  151. #define regk_clkgen_yes 0x00000001
  152. #endif /* __clkgen_defs_asm_h */