sser_defs.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331
  1. #ifndef __sser_defs_h
  2. #define __sser_defs_h
  3. /*
  4. * This file is autogenerated from
  5. * file: ../../inst/syncser/rtl/sser_regs.r
  6. * id: sser_regs.r,v 1.24 2005/02/11 14:27:36 gunnard Exp
  7. * last modfied: Mon Apr 11 16:09:48 2005
  8. *
  9. * by /n/asic/design/tools/rdesc/src/rdes2c --outfile sser_defs.h ../../inst/syncser/rtl/sser_regs.r
  10. * id: $Id: sser_defs.h,v 1.3 2005/04/24 18:30:58 starvik Exp $
  11. * Any changes here will be lost.
  12. *
  13. * -*- buffer-read-only: t -*-
  14. */
  15. /* Main access macros */
  16. #ifndef REG_RD
  17. #define REG_RD( scope, inst, reg ) \
  18. REG_READ( reg_##scope##_##reg, \
  19. (inst) + REG_RD_ADDR_##scope##_##reg )
  20. #endif
  21. #ifndef REG_WR
  22. #define REG_WR( scope, inst, reg, val ) \
  23. REG_WRITE( reg_##scope##_##reg, \
  24. (inst) + REG_WR_ADDR_##scope##_##reg, (val) )
  25. #endif
  26. #ifndef REG_RD_VECT
  27. #define REG_RD_VECT( scope, inst, reg, index ) \
  28. REG_READ( reg_##scope##_##reg, \
  29. (inst) + REG_RD_ADDR_##scope##_##reg + \
  30. (index) * STRIDE_##scope##_##reg )
  31. #endif
  32. #ifndef REG_WR_VECT
  33. #define REG_WR_VECT( scope, inst, reg, index, val ) \
  34. REG_WRITE( reg_##scope##_##reg, \
  35. (inst) + REG_WR_ADDR_##scope##_##reg + \
  36. (index) * STRIDE_##scope##_##reg, (val) )
  37. #endif
  38. #ifndef REG_RD_INT
  39. #define REG_RD_INT( scope, inst, reg ) \
  40. REG_READ( int, (inst) + REG_RD_ADDR_##scope##_##reg )
  41. #endif
  42. #ifndef REG_WR_INT
  43. #define REG_WR_INT( scope, inst, reg, val ) \
  44. REG_WRITE( int, (inst) + REG_WR_ADDR_##scope##_##reg, (val) )
  45. #endif
  46. #ifndef REG_RD_INT_VECT
  47. #define REG_RD_INT_VECT( scope, inst, reg, index ) \
  48. REG_READ( int, (inst) + REG_RD_ADDR_##scope##_##reg + \
  49. (index) * STRIDE_##scope##_##reg )
  50. #endif
  51. #ifndef REG_WR_INT_VECT
  52. #define REG_WR_INT_VECT( scope, inst, reg, index, val ) \
  53. REG_WRITE( int, (inst) + REG_WR_ADDR_##scope##_##reg + \
  54. (index) * STRIDE_##scope##_##reg, (val) )
  55. #endif
  56. #ifndef REG_TYPE_CONV
  57. #define REG_TYPE_CONV( type, orgtype, val ) \
  58. ( { union { orgtype o; type n; } r; r.o = val; r.n; } )
  59. #endif
  60. #ifndef reg_page_size
  61. #define reg_page_size 8192
  62. #endif
  63. #ifndef REG_ADDR
  64. #define REG_ADDR( scope, inst, reg ) \
  65. ( (inst) + REG_RD_ADDR_##scope##_##reg )
  66. #endif
  67. #ifndef REG_ADDR_VECT
  68. #define REG_ADDR_VECT( scope, inst, reg, index ) \
  69. ( (inst) + REG_RD_ADDR_##scope##_##reg + \
  70. (index) * STRIDE_##scope##_##reg )
  71. #endif
  72. /* C-code for register scope sser */
  73. /* Register rw_cfg, scope sser, type rw */
  74. typedef struct {
  75. unsigned int clk_div : 16;
  76. unsigned int base_freq : 3;
  77. unsigned int gate_clk : 1;
  78. unsigned int clkgate_ctrl : 1;
  79. unsigned int clkgate_in : 1;
  80. unsigned int clk_dir : 1;
  81. unsigned int clk_od_mode : 1;
  82. unsigned int out_clk_pol : 1;
  83. unsigned int out_clk_src : 2;
  84. unsigned int clk_in_sel : 1;
  85. unsigned int hold_pol : 1;
  86. unsigned int prepare : 1;
  87. unsigned int en : 1;
  88. unsigned int dummy1 : 1;
  89. } reg_sser_rw_cfg;
  90. #define REG_RD_ADDR_sser_rw_cfg 0
  91. #define REG_WR_ADDR_sser_rw_cfg 0
  92. /* Register rw_frm_cfg, scope sser, type rw */
  93. typedef struct {
  94. unsigned int wordrate : 10;
  95. unsigned int rec_delay : 3;
  96. unsigned int tr_delay : 3;
  97. unsigned int early_wend : 1;
  98. unsigned int level : 2;
  99. unsigned int type : 1;
  100. unsigned int clk_pol : 1;
  101. unsigned int fr_in_rxclk : 1;
  102. unsigned int clk_src : 1;
  103. unsigned int out_off : 1;
  104. unsigned int out_on : 1;
  105. unsigned int frame_pin_dir : 1;
  106. unsigned int frame_pin_use : 2;
  107. unsigned int status_pin_dir : 1;
  108. unsigned int status_pin_use : 2;
  109. unsigned int dummy1 : 1;
  110. } reg_sser_rw_frm_cfg;
  111. #define REG_RD_ADDR_sser_rw_frm_cfg 4
  112. #define REG_WR_ADDR_sser_rw_frm_cfg 4
  113. /* Register rw_tr_cfg, scope sser, type rw */
  114. typedef struct {
  115. unsigned int tr_en : 1;
  116. unsigned int stop : 1;
  117. unsigned int urun_stop : 1;
  118. unsigned int eop_stop : 1;
  119. unsigned int sample_size : 6;
  120. unsigned int sh_dir : 1;
  121. unsigned int clk_pol : 1;
  122. unsigned int clk_src : 1;
  123. unsigned int use_dma : 1;
  124. unsigned int mode : 2;
  125. unsigned int frm_src : 1;
  126. unsigned int use60958 : 1;
  127. unsigned int iec60958_ckdiv : 2;
  128. unsigned int rate_ctrl : 1;
  129. unsigned int use_md : 1;
  130. unsigned int dual_i2s : 1;
  131. unsigned int data_pin_use : 2;
  132. unsigned int od_mode : 1;
  133. unsigned int bulk_wspace : 2;
  134. unsigned int dummy1 : 4;
  135. } reg_sser_rw_tr_cfg;
  136. #define REG_RD_ADDR_sser_rw_tr_cfg 8
  137. #define REG_WR_ADDR_sser_rw_tr_cfg 8
  138. /* Register rw_rec_cfg, scope sser, type rw */
  139. typedef struct {
  140. unsigned int rec_en : 1;
  141. unsigned int force_eop : 1;
  142. unsigned int stop : 1;
  143. unsigned int orun_stop : 1;
  144. unsigned int eop_stop : 1;
  145. unsigned int sample_size : 6;
  146. unsigned int sh_dir : 1;
  147. unsigned int clk_pol : 1;
  148. unsigned int clk_src : 1;
  149. unsigned int use_dma : 1;
  150. unsigned int mode : 2;
  151. unsigned int frm_src : 2;
  152. unsigned int use60958 : 1;
  153. unsigned int iec60958_ui_len : 5;
  154. unsigned int slave2_en : 1;
  155. unsigned int slave3_en : 1;
  156. unsigned int fifo_thr : 2;
  157. unsigned int dummy1 : 3;
  158. } reg_sser_rw_rec_cfg;
  159. #define REG_RD_ADDR_sser_rw_rec_cfg 12
  160. #define REG_WR_ADDR_sser_rw_rec_cfg 12
  161. /* Register rw_tr_data, scope sser, type rw */
  162. typedef struct {
  163. unsigned int data : 16;
  164. unsigned int md : 1;
  165. unsigned int dummy1 : 15;
  166. } reg_sser_rw_tr_data;
  167. #define REG_RD_ADDR_sser_rw_tr_data 16
  168. #define REG_WR_ADDR_sser_rw_tr_data 16
  169. /* Register r_rec_data, scope sser, type r */
  170. typedef struct {
  171. unsigned int data : 16;
  172. unsigned int md : 1;
  173. unsigned int ext_clk : 1;
  174. unsigned int status_in : 1;
  175. unsigned int frame_in : 1;
  176. unsigned int din : 1;
  177. unsigned int data_in : 1;
  178. unsigned int clk_in : 1;
  179. unsigned int dummy1 : 9;
  180. } reg_sser_r_rec_data;
  181. #define REG_RD_ADDR_sser_r_rec_data 20
  182. /* Register rw_extra, scope sser, type rw */
  183. typedef struct {
  184. unsigned int clkoff_cycles : 20;
  185. unsigned int clkoff_en : 1;
  186. unsigned int clkon_en : 1;
  187. unsigned int dout_delay : 5;
  188. unsigned int dummy1 : 5;
  189. } reg_sser_rw_extra;
  190. #define REG_RD_ADDR_sser_rw_extra 24
  191. #define REG_WR_ADDR_sser_rw_extra 24
  192. /* Register rw_intr_mask, scope sser, type rw */
  193. typedef struct {
  194. unsigned int trdy : 1;
  195. unsigned int rdav : 1;
  196. unsigned int tidle : 1;
  197. unsigned int rstop : 1;
  198. unsigned int urun : 1;
  199. unsigned int orun : 1;
  200. unsigned int md_rec : 1;
  201. unsigned int md_sent : 1;
  202. unsigned int r958err : 1;
  203. unsigned int dummy1 : 23;
  204. } reg_sser_rw_intr_mask;
  205. #define REG_RD_ADDR_sser_rw_intr_mask 28
  206. #define REG_WR_ADDR_sser_rw_intr_mask 28
  207. /* Register rw_ack_intr, scope sser, type rw */
  208. typedef struct {
  209. unsigned int trdy : 1;
  210. unsigned int rdav : 1;
  211. unsigned int tidle : 1;
  212. unsigned int rstop : 1;
  213. unsigned int urun : 1;
  214. unsigned int orun : 1;
  215. unsigned int md_rec : 1;
  216. unsigned int md_sent : 1;
  217. unsigned int r958err : 1;
  218. unsigned int dummy1 : 23;
  219. } reg_sser_rw_ack_intr;
  220. #define REG_RD_ADDR_sser_rw_ack_intr 32
  221. #define REG_WR_ADDR_sser_rw_ack_intr 32
  222. /* Register r_intr, scope sser, type r */
  223. typedef struct {
  224. unsigned int trdy : 1;
  225. unsigned int rdav : 1;
  226. unsigned int tidle : 1;
  227. unsigned int rstop : 1;
  228. unsigned int urun : 1;
  229. unsigned int orun : 1;
  230. unsigned int md_rec : 1;
  231. unsigned int md_sent : 1;
  232. unsigned int r958err : 1;
  233. unsigned int dummy1 : 23;
  234. } reg_sser_r_intr;
  235. #define REG_RD_ADDR_sser_r_intr 36
  236. /* Register r_masked_intr, scope sser, type r */
  237. typedef struct {
  238. unsigned int trdy : 1;
  239. unsigned int rdav : 1;
  240. unsigned int tidle : 1;
  241. unsigned int rstop : 1;
  242. unsigned int urun : 1;
  243. unsigned int orun : 1;
  244. unsigned int md_rec : 1;
  245. unsigned int md_sent : 1;
  246. unsigned int r958err : 1;
  247. unsigned int dummy1 : 23;
  248. } reg_sser_r_masked_intr;
  249. #define REG_RD_ADDR_sser_r_masked_intr 40
  250. /* Constants */
  251. enum {
  252. regk_sser_both = 0x00000002,
  253. regk_sser_bulk = 0x00000001,
  254. regk_sser_clk100 = 0x00000000,
  255. regk_sser_clk_in = 0x00000000,
  256. regk_sser_const0 = 0x00000003,
  257. regk_sser_dout = 0x00000002,
  258. regk_sser_edge = 0x00000000,
  259. regk_sser_ext = 0x00000001,
  260. regk_sser_ext_clk = 0x00000001,
  261. regk_sser_f100 = 0x00000000,
  262. regk_sser_f29_493 = 0x00000004,
  263. regk_sser_f32 = 0x00000005,
  264. regk_sser_f32_768 = 0x00000006,
  265. regk_sser_frm = 0x00000003,
  266. regk_sser_gio0 = 0x00000000,
  267. regk_sser_gio1 = 0x00000001,
  268. regk_sser_hispeed = 0x00000001,
  269. regk_sser_hold = 0x00000002,
  270. regk_sser_in = 0x00000000,
  271. regk_sser_inf = 0x00000003,
  272. regk_sser_intern = 0x00000000,
  273. regk_sser_intern_clk = 0x00000001,
  274. regk_sser_intern_tb = 0x00000000,
  275. regk_sser_iso = 0x00000000,
  276. regk_sser_level = 0x00000001,
  277. regk_sser_lospeed = 0x00000000,
  278. regk_sser_lsbfirst = 0x00000000,
  279. regk_sser_msbfirst = 0x00000001,
  280. regk_sser_neg = 0x00000001,
  281. regk_sser_neg_lo = 0x00000000,
  282. regk_sser_no = 0x00000000,
  283. regk_sser_no_clk = 0x00000007,
  284. regk_sser_nojitter = 0x00000002,
  285. regk_sser_out = 0x00000001,
  286. regk_sser_pos = 0x00000000,
  287. regk_sser_pos_hi = 0x00000001,
  288. regk_sser_rec = 0x00000000,
  289. regk_sser_rw_cfg_default = 0x00000000,
  290. regk_sser_rw_extra_default = 0x00000000,
  291. regk_sser_rw_frm_cfg_default = 0x00000000,
  292. regk_sser_rw_intr_mask_default = 0x00000000,
  293. regk_sser_rw_rec_cfg_default = 0x00000000,
  294. regk_sser_rw_tr_cfg_default = 0x01800000,
  295. regk_sser_rw_tr_data_default = 0x00000000,
  296. regk_sser_thr16 = 0x00000001,
  297. regk_sser_thr32 = 0x00000002,
  298. regk_sser_thr8 = 0x00000000,
  299. regk_sser_tr = 0x00000001,
  300. regk_sser_ts_out = 0x00000003,
  301. regk_sser_tx_bulk = 0x00000002,
  302. regk_sser_wiresave = 0x00000002,
  303. regk_sser_yes = 0x00000001
  304. };
  305. #endif /* __sser_defs_h */