dma_defs.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436
  1. #ifndef __dma_defs_h
  2. #define __dma_defs_h
  3. /*
  4. * This file is autogenerated from
  5. * file: ../../inst/dma/inst/dma_common/rtl/dma_regdes.r
  6. * id: dma_regdes.r,v 1.39 2005/02/10 14:07:23 janb Exp
  7. * last modfied: Mon Apr 11 16:06:51 2005
  8. *
  9. * by /n/asic/design/tools/rdesc/src/rdes2c --outfile dma_defs.h ../../inst/dma/inst/dma_common/rtl/dma_regdes.r
  10. * id: $Id: dma_defs.h,v 1.7 2005/04/24 18:30:58 starvik Exp $
  11. * Any changes here will be lost.
  12. *
  13. * -*- buffer-read-only: t -*-
  14. */
  15. /* Main access macros */
  16. #ifndef REG_RD
  17. #define REG_RD( scope, inst, reg ) \
  18. REG_READ( reg_##scope##_##reg, \
  19. (inst) + REG_RD_ADDR_##scope##_##reg )
  20. #endif
  21. #ifndef REG_WR
  22. #define REG_WR( scope, inst, reg, val ) \
  23. REG_WRITE( reg_##scope##_##reg, \
  24. (inst) + REG_WR_ADDR_##scope##_##reg, (val) )
  25. #endif
  26. #ifndef REG_RD_VECT
  27. #define REG_RD_VECT( scope, inst, reg, index ) \
  28. REG_READ( reg_##scope##_##reg, \
  29. (inst) + REG_RD_ADDR_##scope##_##reg + \
  30. (index) * STRIDE_##scope##_##reg )
  31. #endif
  32. #ifndef REG_WR_VECT
  33. #define REG_WR_VECT( scope, inst, reg, index, val ) \
  34. REG_WRITE( reg_##scope##_##reg, \
  35. (inst) + REG_WR_ADDR_##scope##_##reg + \
  36. (index) * STRIDE_##scope##_##reg, (val) )
  37. #endif
  38. #ifndef REG_RD_INT
  39. #define REG_RD_INT( scope, inst, reg ) \
  40. REG_READ( int, (inst) + REG_RD_ADDR_##scope##_##reg )
  41. #endif
  42. #ifndef REG_WR_INT
  43. #define REG_WR_INT( scope, inst, reg, val ) \
  44. REG_WRITE( int, (inst) + REG_WR_ADDR_##scope##_##reg, (val) )
  45. #endif
  46. #ifndef REG_RD_INT_VECT
  47. #define REG_RD_INT_VECT( scope, inst, reg, index ) \
  48. REG_READ( int, (inst) + REG_RD_ADDR_##scope##_##reg + \
  49. (index) * STRIDE_##scope##_##reg )
  50. #endif
  51. #ifndef REG_WR_INT_VECT
  52. #define REG_WR_INT_VECT( scope, inst, reg, index, val ) \
  53. REG_WRITE( int, (inst) + REG_WR_ADDR_##scope##_##reg + \
  54. (index) * STRIDE_##scope##_##reg, (val) )
  55. #endif
  56. #ifndef REG_TYPE_CONV
  57. #define REG_TYPE_CONV( type, orgtype, val ) \
  58. ( { union { orgtype o; type n; } r; r.o = val; r.n; } )
  59. #endif
  60. #ifndef reg_page_size
  61. #define reg_page_size 8192
  62. #endif
  63. #ifndef REG_ADDR
  64. #define REG_ADDR( scope, inst, reg ) \
  65. ( (inst) + REG_RD_ADDR_##scope##_##reg )
  66. #endif
  67. #ifndef REG_ADDR_VECT
  68. #define REG_ADDR_VECT( scope, inst, reg, index ) \
  69. ( (inst) + REG_RD_ADDR_##scope##_##reg + \
  70. (index) * STRIDE_##scope##_##reg )
  71. #endif
  72. /* C-code for register scope dma */
  73. /* Register rw_data, scope dma, type rw */
  74. typedef unsigned int reg_dma_rw_data;
  75. #define REG_RD_ADDR_dma_rw_data 0
  76. #define REG_WR_ADDR_dma_rw_data 0
  77. /* Register rw_data_next, scope dma, type rw */
  78. typedef unsigned int reg_dma_rw_data_next;
  79. #define REG_RD_ADDR_dma_rw_data_next 4
  80. #define REG_WR_ADDR_dma_rw_data_next 4
  81. /* Register rw_data_buf, scope dma, type rw */
  82. typedef unsigned int reg_dma_rw_data_buf;
  83. #define REG_RD_ADDR_dma_rw_data_buf 8
  84. #define REG_WR_ADDR_dma_rw_data_buf 8
  85. /* Register rw_data_ctrl, scope dma, type rw */
  86. typedef struct {
  87. unsigned int eol : 1;
  88. unsigned int dummy1 : 2;
  89. unsigned int out_eop : 1;
  90. unsigned int intr : 1;
  91. unsigned int wait : 1;
  92. unsigned int dummy2 : 26;
  93. } reg_dma_rw_data_ctrl;
  94. #define REG_RD_ADDR_dma_rw_data_ctrl 12
  95. #define REG_WR_ADDR_dma_rw_data_ctrl 12
  96. /* Register rw_data_stat, scope dma, type rw */
  97. typedef struct {
  98. unsigned int dummy1 : 3;
  99. unsigned int in_eop : 1;
  100. unsigned int dummy2 : 28;
  101. } reg_dma_rw_data_stat;
  102. #define REG_RD_ADDR_dma_rw_data_stat 16
  103. #define REG_WR_ADDR_dma_rw_data_stat 16
  104. /* Register rw_data_md, scope dma, type rw */
  105. typedef struct {
  106. unsigned int md : 16;
  107. unsigned int dummy1 : 16;
  108. } reg_dma_rw_data_md;
  109. #define REG_RD_ADDR_dma_rw_data_md 20
  110. #define REG_WR_ADDR_dma_rw_data_md 20
  111. /* Register rw_data_md_s, scope dma, type rw */
  112. typedef struct {
  113. unsigned int md_s : 16;
  114. unsigned int dummy1 : 16;
  115. } reg_dma_rw_data_md_s;
  116. #define REG_RD_ADDR_dma_rw_data_md_s 24
  117. #define REG_WR_ADDR_dma_rw_data_md_s 24
  118. /* Register rw_data_after, scope dma, type rw */
  119. typedef unsigned int reg_dma_rw_data_after;
  120. #define REG_RD_ADDR_dma_rw_data_after 28
  121. #define REG_WR_ADDR_dma_rw_data_after 28
  122. /* Register rw_ctxt, scope dma, type rw */
  123. typedef unsigned int reg_dma_rw_ctxt;
  124. #define REG_RD_ADDR_dma_rw_ctxt 32
  125. #define REG_WR_ADDR_dma_rw_ctxt 32
  126. /* Register rw_ctxt_next, scope dma, type rw */
  127. typedef unsigned int reg_dma_rw_ctxt_next;
  128. #define REG_RD_ADDR_dma_rw_ctxt_next 36
  129. #define REG_WR_ADDR_dma_rw_ctxt_next 36
  130. /* Register rw_ctxt_ctrl, scope dma, type rw */
  131. typedef struct {
  132. unsigned int eol : 1;
  133. unsigned int dummy1 : 3;
  134. unsigned int intr : 1;
  135. unsigned int dummy2 : 1;
  136. unsigned int store_mode : 1;
  137. unsigned int en : 1;
  138. unsigned int dummy3 : 24;
  139. } reg_dma_rw_ctxt_ctrl;
  140. #define REG_RD_ADDR_dma_rw_ctxt_ctrl 40
  141. #define REG_WR_ADDR_dma_rw_ctxt_ctrl 40
  142. /* Register rw_ctxt_stat, scope dma, type rw */
  143. typedef struct {
  144. unsigned int dummy1 : 7;
  145. unsigned int dis : 1;
  146. unsigned int dummy2 : 24;
  147. } reg_dma_rw_ctxt_stat;
  148. #define REG_RD_ADDR_dma_rw_ctxt_stat 44
  149. #define REG_WR_ADDR_dma_rw_ctxt_stat 44
  150. /* Register rw_ctxt_md0, scope dma, type rw */
  151. typedef struct {
  152. unsigned int md0 : 16;
  153. unsigned int dummy1 : 16;
  154. } reg_dma_rw_ctxt_md0;
  155. #define REG_RD_ADDR_dma_rw_ctxt_md0 48
  156. #define REG_WR_ADDR_dma_rw_ctxt_md0 48
  157. /* Register rw_ctxt_md0_s, scope dma, type rw */
  158. typedef struct {
  159. unsigned int md0_s : 16;
  160. unsigned int dummy1 : 16;
  161. } reg_dma_rw_ctxt_md0_s;
  162. #define REG_RD_ADDR_dma_rw_ctxt_md0_s 52
  163. #define REG_WR_ADDR_dma_rw_ctxt_md0_s 52
  164. /* Register rw_ctxt_md1, scope dma, type rw */
  165. typedef unsigned int reg_dma_rw_ctxt_md1;
  166. #define REG_RD_ADDR_dma_rw_ctxt_md1 56
  167. #define REG_WR_ADDR_dma_rw_ctxt_md1 56
  168. /* Register rw_ctxt_md1_s, scope dma, type rw */
  169. typedef unsigned int reg_dma_rw_ctxt_md1_s;
  170. #define REG_RD_ADDR_dma_rw_ctxt_md1_s 60
  171. #define REG_WR_ADDR_dma_rw_ctxt_md1_s 60
  172. /* Register rw_ctxt_md2, scope dma, type rw */
  173. typedef unsigned int reg_dma_rw_ctxt_md2;
  174. #define REG_RD_ADDR_dma_rw_ctxt_md2 64
  175. #define REG_WR_ADDR_dma_rw_ctxt_md2 64
  176. /* Register rw_ctxt_md2_s, scope dma, type rw */
  177. typedef unsigned int reg_dma_rw_ctxt_md2_s;
  178. #define REG_RD_ADDR_dma_rw_ctxt_md2_s 68
  179. #define REG_WR_ADDR_dma_rw_ctxt_md2_s 68
  180. /* Register rw_ctxt_md3, scope dma, type rw */
  181. typedef unsigned int reg_dma_rw_ctxt_md3;
  182. #define REG_RD_ADDR_dma_rw_ctxt_md3 72
  183. #define REG_WR_ADDR_dma_rw_ctxt_md3 72
  184. /* Register rw_ctxt_md3_s, scope dma, type rw */
  185. typedef unsigned int reg_dma_rw_ctxt_md3_s;
  186. #define REG_RD_ADDR_dma_rw_ctxt_md3_s 76
  187. #define REG_WR_ADDR_dma_rw_ctxt_md3_s 76
  188. /* Register rw_ctxt_md4, scope dma, type rw */
  189. typedef unsigned int reg_dma_rw_ctxt_md4;
  190. #define REG_RD_ADDR_dma_rw_ctxt_md4 80
  191. #define REG_WR_ADDR_dma_rw_ctxt_md4 80
  192. /* Register rw_ctxt_md4_s, scope dma, type rw */
  193. typedef unsigned int reg_dma_rw_ctxt_md4_s;
  194. #define REG_RD_ADDR_dma_rw_ctxt_md4_s 84
  195. #define REG_WR_ADDR_dma_rw_ctxt_md4_s 84
  196. /* Register rw_saved_data, scope dma, type rw */
  197. typedef unsigned int reg_dma_rw_saved_data;
  198. #define REG_RD_ADDR_dma_rw_saved_data 88
  199. #define REG_WR_ADDR_dma_rw_saved_data 88
  200. /* Register rw_saved_data_buf, scope dma, type rw */
  201. typedef unsigned int reg_dma_rw_saved_data_buf;
  202. #define REG_RD_ADDR_dma_rw_saved_data_buf 92
  203. #define REG_WR_ADDR_dma_rw_saved_data_buf 92
  204. /* Register rw_group, scope dma, type rw */
  205. typedef unsigned int reg_dma_rw_group;
  206. #define REG_RD_ADDR_dma_rw_group 96
  207. #define REG_WR_ADDR_dma_rw_group 96
  208. /* Register rw_group_next, scope dma, type rw */
  209. typedef unsigned int reg_dma_rw_group_next;
  210. #define REG_RD_ADDR_dma_rw_group_next 100
  211. #define REG_WR_ADDR_dma_rw_group_next 100
  212. /* Register rw_group_ctrl, scope dma, type rw */
  213. typedef struct {
  214. unsigned int eol : 1;
  215. unsigned int tol : 1;
  216. unsigned int bol : 1;
  217. unsigned int dummy1 : 1;
  218. unsigned int intr : 1;
  219. unsigned int dummy2 : 2;
  220. unsigned int en : 1;
  221. unsigned int dummy3 : 24;
  222. } reg_dma_rw_group_ctrl;
  223. #define REG_RD_ADDR_dma_rw_group_ctrl 104
  224. #define REG_WR_ADDR_dma_rw_group_ctrl 104
  225. /* Register rw_group_stat, scope dma, type rw */
  226. typedef struct {
  227. unsigned int dummy1 : 7;
  228. unsigned int dis : 1;
  229. unsigned int dummy2 : 24;
  230. } reg_dma_rw_group_stat;
  231. #define REG_RD_ADDR_dma_rw_group_stat 108
  232. #define REG_WR_ADDR_dma_rw_group_stat 108
  233. /* Register rw_group_md, scope dma, type rw */
  234. typedef struct {
  235. unsigned int md : 16;
  236. unsigned int dummy1 : 16;
  237. } reg_dma_rw_group_md;
  238. #define REG_RD_ADDR_dma_rw_group_md 112
  239. #define REG_WR_ADDR_dma_rw_group_md 112
  240. /* Register rw_group_md_s, scope dma, type rw */
  241. typedef struct {
  242. unsigned int md_s : 16;
  243. unsigned int dummy1 : 16;
  244. } reg_dma_rw_group_md_s;
  245. #define REG_RD_ADDR_dma_rw_group_md_s 116
  246. #define REG_WR_ADDR_dma_rw_group_md_s 116
  247. /* Register rw_group_up, scope dma, type rw */
  248. typedef unsigned int reg_dma_rw_group_up;
  249. #define REG_RD_ADDR_dma_rw_group_up 120
  250. #define REG_WR_ADDR_dma_rw_group_up 120
  251. /* Register rw_group_down, scope dma, type rw */
  252. typedef unsigned int reg_dma_rw_group_down;
  253. #define REG_RD_ADDR_dma_rw_group_down 124
  254. #define REG_WR_ADDR_dma_rw_group_down 124
  255. /* Register rw_cmd, scope dma, type rw */
  256. typedef struct {
  257. unsigned int cont_data : 1;
  258. unsigned int dummy1 : 31;
  259. } reg_dma_rw_cmd;
  260. #define REG_RD_ADDR_dma_rw_cmd 128
  261. #define REG_WR_ADDR_dma_rw_cmd 128
  262. /* Register rw_cfg, scope dma, type rw */
  263. typedef struct {
  264. unsigned int en : 1;
  265. unsigned int stop : 1;
  266. unsigned int dummy1 : 30;
  267. } reg_dma_rw_cfg;
  268. #define REG_RD_ADDR_dma_rw_cfg 132
  269. #define REG_WR_ADDR_dma_rw_cfg 132
  270. /* Register rw_stat, scope dma, type rw */
  271. typedef struct {
  272. unsigned int mode : 5;
  273. unsigned int list_state : 3;
  274. unsigned int stream_cmd_src : 8;
  275. unsigned int dummy1 : 8;
  276. unsigned int buf : 8;
  277. } reg_dma_rw_stat;
  278. #define REG_RD_ADDR_dma_rw_stat 136
  279. #define REG_WR_ADDR_dma_rw_stat 136
  280. /* Register rw_intr_mask, scope dma, type rw */
  281. typedef struct {
  282. unsigned int group : 1;
  283. unsigned int ctxt : 1;
  284. unsigned int data : 1;
  285. unsigned int in_eop : 1;
  286. unsigned int stream_cmd : 1;
  287. unsigned int dummy1 : 27;
  288. } reg_dma_rw_intr_mask;
  289. #define REG_RD_ADDR_dma_rw_intr_mask 140
  290. #define REG_WR_ADDR_dma_rw_intr_mask 140
  291. /* Register rw_ack_intr, scope dma, type rw */
  292. typedef struct {
  293. unsigned int group : 1;
  294. unsigned int ctxt : 1;
  295. unsigned int data : 1;
  296. unsigned int in_eop : 1;
  297. unsigned int stream_cmd : 1;
  298. unsigned int dummy1 : 27;
  299. } reg_dma_rw_ack_intr;
  300. #define REG_RD_ADDR_dma_rw_ack_intr 144
  301. #define REG_WR_ADDR_dma_rw_ack_intr 144
  302. /* Register r_intr, scope dma, type r */
  303. typedef struct {
  304. unsigned int group : 1;
  305. unsigned int ctxt : 1;
  306. unsigned int data : 1;
  307. unsigned int in_eop : 1;
  308. unsigned int stream_cmd : 1;
  309. unsigned int dummy1 : 27;
  310. } reg_dma_r_intr;
  311. #define REG_RD_ADDR_dma_r_intr 148
  312. /* Register r_masked_intr, scope dma, type r */
  313. typedef struct {
  314. unsigned int group : 1;
  315. unsigned int ctxt : 1;
  316. unsigned int data : 1;
  317. unsigned int in_eop : 1;
  318. unsigned int stream_cmd : 1;
  319. unsigned int dummy1 : 27;
  320. } reg_dma_r_masked_intr;
  321. #define REG_RD_ADDR_dma_r_masked_intr 152
  322. /* Register rw_stream_cmd, scope dma, type rw */
  323. typedef struct {
  324. unsigned int cmd : 10;
  325. unsigned int dummy1 : 6;
  326. unsigned int n : 8;
  327. unsigned int dummy2 : 7;
  328. unsigned int busy : 1;
  329. } reg_dma_rw_stream_cmd;
  330. #define REG_RD_ADDR_dma_rw_stream_cmd 156
  331. #define REG_WR_ADDR_dma_rw_stream_cmd 156
  332. /* Constants */
  333. enum {
  334. regk_dma_ack_pkt = 0x00000100,
  335. regk_dma_anytime = 0x00000001,
  336. regk_dma_array = 0x00000008,
  337. regk_dma_burst = 0x00000020,
  338. regk_dma_client = 0x00000002,
  339. regk_dma_copy_next = 0x00000010,
  340. regk_dma_copy_up = 0x00000020,
  341. regk_dma_data_at_eol = 0x00000001,
  342. regk_dma_dis_c = 0x00000010,
  343. regk_dma_dis_g = 0x00000020,
  344. regk_dma_idle = 0x00000001,
  345. regk_dma_intern = 0x00000004,
  346. regk_dma_load_c = 0x00000200,
  347. regk_dma_load_c_n = 0x00000280,
  348. regk_dma_load_c_next = 0x00000240,
  349. regk_dma_load_d = 0x00000140,
  350. regk_dma_load_g = 0x00000300,
  351. regk_dma_load_g_down = 0x000003c0,
  352. regk_dma_load_g_next = 0x00000340,
  353. regk_dma_load_g_up = 0x00000380,
  354. regk_dma_next_en = 0x00000010,
  355. regk_dma_next_pkt = 0x00000010,
  356. regk_dma_no = 0x00000000,
  357. regk_dma_only_at_wait = 0x00000000,
  358. regk_dma_restore = 0x00000020,
  359. regk_dma_rst = 0x00000001,
  360. regk_dma_running = 0x00000004,
  361. regk_dma_rw_cfg_default = 0x00000000,
  362. regk_dma_rw_cmd_default = 0x00000000,
  363. regk_dma_rw_intr_mask_default = 0x00000000,
  364. regk_dma_rw_stat_default = 0x00000101,
  365. regk_dma_rw_stream_cmd_default = 0x00000000,
  366. regk_dma_save_down = 0x00000020,
  367. regk_dma_save_up = 0x00000020,
  368. regk_dma_set_reg = 0x00000050,
  369. regk_dma_set_w_size1 = 0x00000190,
  370. regk_dma_set_w_size2 = 0x000001a0,
  371. regk_dma_set_w_size4 = 0x000001c0,
  372. regk_dma_stopped = 0x00000002,
  373. regk_dma_store_c = 0x00000002,
  374. regk_dma_store_descr = 0x00000000,
  375. regk_dma_store_g = 0x00000004,
  376. regk_dma_store_md = 0x00000001,
  377. regk_dma_sw = 0x00000008,
  378. regk_dma_update_down = 0x00000020,
  379. regk_dma_yes = 0x00000001
  380. };
  381. #endif /* __dma_defs_h */