sser_defs_asm.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462
  1. #ifndef __sser_defs_asm_h
  2. #define __sser_defs_asm_h
  3. /*
  4. * This file is autogenerated from
  5. * file: ../../inst/syncser/rtl/sser_regs.r
  6. * id: sser_regs.r,v 1.24 2005/02/11 14:27:36 gunnard Exp
  7. * last modfied: Mon Apr 11 16:09:48 2005
  8. *
  9. * by /n/asic/design/tools/rdesc/src/rdes2c -asm --outfile asm/sser_defs_asm.h ../../inst/syncser/rtl/sser_regs.r
  10. * id: $Id: sser_defs_asm.h,v 1.1 2005/04/24 18:31:04 starvik Exp $
  11. * Any changes here will be lost.
  12. *
  13. * -*- buffer-read-only: t -*-
  14. */
  15. #ifndef REG_FIELD
  16. #define REG_FIELD( scope, reg, field, value ) \
  17. REG_FIELD_X_( value, reg_##scope##_##reg##___##field##___lsb )
  18. #define REG_FIELD_X_( value, shift ) ((value) << shift)
  19. #endif
  20. #ifndef REG_STATE
  21. #define REG_STATE( scope, reg, field, symbolic_value ) \
  22. REG_STATE_X_( regk_##scope##_##symbolic_value, reg_##scope##_##reg##___##field##___lsb )
  23. #define REG_STATE_X_( k, shift ) (k << shift)
  24. #endif
  25. #ifndef REG_MASK
  26. #define REG_MASK( scope, reg, field ) \
  27. REG_MASK_X_( reg_##scope##_##reg##___##field##___width, reg_##scope##_##reg##___##field##___lsb )
  28. #define REG_MASK_X_( width, lsb ) (((1 << width)-1) << lsb)
  29. #endif
  30. #ifndef REG_LSB
  31. #define REG_LSB( scope, reg, field ) reg_##scope##_##reg##___##field##___lsb
  32. #endif
  33. #ifndef REG_BIT
  34. #define REG_BIT( scope, reg, field ) reg_##scope##_##reg##___##field##___bit
  35. #endif
  36. #ifndef REG_ADDR
  37. #define REG_ADDR( scope, inst, reg ) REG_ADDR_X_(inst, reg_##scope##_##reg##_offset)
  38. #define REG_ADDR_X_( inst, offs ) ((inst) + offs)
  39. #endif
  40. #ifndef REG_ADDR_VECT
  41. #define REG_ADDR_VECT( scope, inst, reg, index ) \
  42. REG_ADDR_VECT_X_(inst, reg_##scope##_##reg##_offset, index, \
  43. STRIDE_##scope##_##reg )
  44. #define REG_ADDR_VECT_X_( inst, offs, index, stride ) \
  45. ((inst) + offs + (index) * stride)
  46. #endif
  47. /* Register rw_cfg, scope sser, type rw */
  48. #define reg_sser_rw_cfg___clk_div___lsb 0
  49. #define reg_sser_rw_cfg___clk_div___width 16
  50. #define reg_sser_rw_cfg___base_freq___lsb 16
  51. #define reg_sser_rw_cfg___base_freq___width 3
  52. #define reg_sser_rw_cfg___gate_clk___lsb 19
  53. #define reg_sser_rw_cfg___gate_clk___width 1
  54. #define reg_sser_rw_cfg___gate_clk___bit 19
  55. #define reg_sser_rw_cfg___clkgate_ctrl___lsb 20
  56. #define reg_sser_rw_cfg___clkgate_ctrl___width 1
  57. #define reg_sser_rw_cfg___clkgate_ctrl___bit 20
  58. #define reg_sser_rw_cfg___clkgate_in___lsb 21
  59. #define reg_sser_rw_cfg___clkgate_in___width 1
  60. #define reg_sser_rw_cfg___clkgate_in___bit 21
  61. #define reg_sser_rw_cfg___clk_dir___lsb 22
  62. #define reg_sser_rw_cfg___clk_dir___width 1
  63. #define reg_sser_rw_cfg___clk_dir___bit 22
  64. #define reg_sser_rw_cfg___clk_od_mode___lsb 23
  65. #define reg_sser_rw_cfg___clk_od_mode___width 1
  66. #define reg_sser_rw_cfg___clk_od_mode___bit 23
  67. #define reg_sser_rw_cfg___out_clk_pol___lsb 24
  68. #define reg_sser_rw_cfg___out_clk_pol___width 1
  69. #define reg_sser_rw_cfg___out_clk_pol___bit 24
  70. #define reg_sser_rw_cfg___out_clk_src___lsb 25
  71. #define reg_sser_rw_cfg___out_clk_src___width 2
  72. #define reg_sser_rw_cfg___clk_in_sel___lsb 27
  73. #define reg_sser_rw_cfg___clk_in_sel___width 1
  74. #define reg_sser_rw_cfg___clk_in_sel___bit 27
  75. #define reg_sser_rw_cfg___hold_pol___lsb 28
  76. #define reg_sser_rw_cfg___hold_pol___width 1
  77. #define reg_sser_rw_cfg___hold_pol___bit 28
  78. #define reg_sser_rw_cfg___prepare___lsb 29
  79. #define reg_sser_rw_cfg___prepare___width 1
  80. #define reg_sser_rw_cfg___prepare___bit 29
  81. #define reg_sser_rw_cfg___en___lsb 30
  82. #define reg_sser_rw_cfg___en___width 1
  83. #define reg_sser_rw_cfg___en___bit 30
  84. #define reg_sser_rw_cfg_offset 0
  85. /* Register rw_frm_cfg, scope sser, type rw */
  86. #define reg_sser_rw_frm_cfg___wordrate___lsb 0
  87. #define reg_sser_rw_frm_cfg___wordrate___width 10
  88. #define reg_sser_rw_frm_cfg___rec_delay___lsb 10
  89. #define reg_sser_rw_frm_cfg___rec_delay___width 3
  90. #define reg_sser_rw_frm_cfg___tr_delay___lsb 13
  91. #define reg_sser_rw_frm_cfg___tr_delay___width 3
  92. #define reg_sser_rw_frm_cfg___early_wend___lsb 16
  93. #define reg_sser_rw_frm_cfg___early_wend___width 1
  94. #define reg_sser_rw_frm_cfg___early_wend___bit 16
  95. #define reg_sser_rw_frm_cfg___level___lsb 17
  96. #define reg_sser_rw_frm_cfg___level___width 2
  97. #define reg_sser_rw_frm_cfg___type___lsb 19
  98. #define reg_sser_rw_frm_cfg___type___width 1
  99. #define reg_sser_rw_frm_cfg___type___bit 19
  100. #define reg_sser_rw_frm_cfg___clk_pol___lsb 20
  101. #define reg_sser_rw_frm_cfg___clk_pol___width 1
  102. #define reg_sser_rw_frm_cfg___clk_pol___bit 20
  103. #define reg_sser_rw_frm_cfg___fr_in_rxclk___lsb 21
  104. #define reg_sser_rw_frm_cfg___fr_in_rxclk___width 1
  105. #define reg_sser_rw_frm_cfg___fr_in_rxclk___bit 21
  106. #define reg_sser_rw_frm_cfg___clk_src___lsb 22
  107. #define reg_sser_rw_frm_cfg___clk_src___width 1
  108. #define reg_sser_rw_frm_cfg___clk_src___bit 22
  109. #define reg_sser_rw_frm_cfg___out_off___lsb 23
  110. #define reg_sser_rw_frm_cfg___out_off___width 1
  111. #define reg_sser_rw_frm_cfg___out_off___bit 23
  112. #define reg_sser_rw_frm_cfg___out_on___lsb 24
  113. #define reg_sser_rw_frm_cfg___out_on___width 1
  114. #define reg_sser_rw_frm_cfg___out_on___bit 24
  115. #define reg_sser_rw_frm_cfg___frame_pin_dir___lsb 25
  116. #define reg_sser_rw_frm_cfg___frame_pin_dir___width 1
  117. #define reg_sser_rw_frm_cfg___frame_pin_dir___bit 25
  118. #define reg_sser_rw_frm_cfg___frame_pin_use___lsb 26
  119. #define reg_sser_rw_frm_cfg___frame_pin_use___width 2
  120. #define reg_sser_rw_frm_cfg___status_pin_dir___lsb 28
  121. #define reg_sser_rw_frm_cfg___status_pin_dir___width 1
  122. #define reg_sser_rw_frm_cfg___status_pin_dir___bit 28
  123. #define reg_sser_rw_frm_cfg___status_pin_use___lsb 29
  124. #define reg_sser_rw_frm_cfg___status_pin_use___width 2
  125. #define reg_sser_rw_frm_cfg_offset 4
  126. /* Register rw_tr_cfg, scope sser, type rw */
  127. #define reg_sser_rw_tr_cfg___tr_en___lsb 0
  128. #define reg_sser_rw_tr_cfg___tr_en___width 1
  129. #define reg_sser_rw_tr_cfg___tr_en___bit 0
  130. #define reg_sser_rw_tr_cfg___stop___lsb 1
  131. #define reg_sser_rw_tr_cfg___stop___width 1
  132. #define reg_sser_rw_tr_cfg___stop___bit 1
  133. #define reg_sser_rw_tr_cfg___urun_stop___lsb 2
  134. #define reg_sser_rw_tr_cfg___urun_stop___width 1
  135. #define reg_sser_rw_tr_cfg___urun_stop___bit 2
  136. #define reg_sser_rw_tr_cfg___eop_stop___lsb 3
  137. #define reg_sser_rw_tr_cfg___eop_stop___width 1
  138. #define reg_sser_rw_tr_cfg___eop_stop___bit 3
  139. #define reg_sser_rw_tr_cfg___sample_size___lsb 4
  140. #define reg_sser_rw_tr_cfg___sample_size___width 6
  141. #define reg_sser_rw_tr_cfg___sh_dir___lsb 10
  142. #define reg_sser_rw_tr_cfg___sh_dir___width 1
  143. #define reg_sser_rw_tr_cfg___sh_dir___bit 10
  144. #define reg_sser_rw_tr_cfg___clk_pol___lsb 11
  145. #define reg_sser_rw_tr_cfg___clk_pol___width 1
  146. #define reg_sser_rw_tr_cfg___clk_pol___bit 11
  147. #define reg_sser_rw_tr_cfg___clk_src___lsb 12
  148. #define reg_sser_rw_tr_cfg___clk_src___width 1
  149. #define reg_sser_rw_tr_cfg___clk_src___bit 12
  150. #define reg_sser_rw_tr_cfg___use_dma___lsb 13
  151. #define reg_sser_rw_tr_cfg___use_dma___width 1
  152. #define reg_sser_rw_tr_cfg___use_dma___bit 13
  153. #define reg_sser_rw_tr_cfg___mode___lsb 14
  154. #define reg_sser_rw_tr_cfg___mode___width 2
  155. #define reg_sser_rw_tr_cfg___frm_src___lsb 16
  156. #define reg_sser_rw_tr_cfg___frm_src___width 1
  157. #define reg_sser_rw_tr_cfg___frm_src___bit 16
  158. #define reg_sser_rw_tr_cfg___use60958___lsb 17
  159. #define reg_sser_rw_tr_cfg___use60958___width 1
  160. #define reg_sser_rw_tr_cfg___use60958___bit 17
  161. #define reg_sser_rw_tr_cfg___iec60958_ckdiv___lsb 18
  162. #define reg_sser_rw_tr_cfg___iec60958_ckdiv___width 2
  163. #define reg_sser_rw_tr_cfg___rate_ctrl___lsb 20
  164. #define reg_sser_rw_tr_cfg___rate_ctrl___width 1
  165. #define reg_sser_rw_tr_cfg___rate_ctrl___bit 20
  166. #define reg_sser_rw_tr_cfg___use_md___lsb 21
  167. #define reg_sser_rw_tr_cfg___use_md___width 1
  168. #define reg_sser_rw_tr_cfg___use_md___bit 21
  169. #define reg_sser_rw_tr_cfg___dual_i2s___lsb 22
  170. #define reg_sser_rw_tr_cfg___dual_i2s___width 1
  171. #define reg_sser_rw_tr_cfg___dual_i2s___bit 22
  172. #define reg_sser_rw_tr_cfg___data_pin_use___lsb 23
  173. #define reg_sser_rw_tr_cfg___data_pin_use___width 2
  174. #define reg_sser_rw_tr_cfg___od_mode___lsb 25
  175. #define reg_sser_rw_tr_cfg___od_mode___width 1
  176. #define reg_sser_rw_tr_cfg___od_mode___bit 25
  177. #define reg_sser_rw_tr_cfg___bulk_wspace___lsb 26
  178. #define reg_sser_rw_tr_cfg___bulk_wspace___width 2
  179. #define reg_sser_rw_tr_cfg_offset 8
  180. /* Register rw_rec_cfg, scope sser, type rw */
  181. #define reg_sser_rw_rec_cfg___rec_en___lsb 0
  182. #define reg_sser_rw_rec_cfg___rec_en___width 1
  183. #define reg_sser_rw_rec_cfg___rec_en___bit 0
  184. #define reg_sser_rw_rec_cfg___force_eop___lsb 1
  185. #define reg_sser_rw_rec_cfg___force_eop___width 1
  186. #define reg_sser_rw_rec_cfg___force_eop___bit 1
  187. #define reg_sser_rw_rec_cfg___stop___lsb 2
  188. #define reg_sser_rw_rec_cfg___stop___width 1
  189. #define reg_sser_rw_rec_cfg___stop___bit 2
  190. #define reg_sser_rw_rec_cfg___orun_stop___lsb 3
  191. #define reg_sser_rw_rec_cfg___orun_stop___width 1
  192. #define reg_sser_rw_rec_cfg___orun_stop___bit 3
  193. #define reg_sser_rw_rec_cfg___eop_stop___lsb 4
  194. #define reg_sser_rw_rec_cfg___eop_stop___width 1
  195. #define reg_sser_rw_rec_cfg___eop_stop___bit 4
  196. #define reg_sser_rw_rec_cfg___sample_size___lsb 5
  197. #define reg_sser_rw_rec_cfg___sample_size___width 6
  198. #define reg_sser_rw_rec_cfg___sh_dir___lsb 11
  199. #define reg_sser_rw_rec_cfg___sh_dir___width 1
  200. #define reg_sser_rw_rec_cfg___sh_dir___bit 11
  201. #define reg_sser_rw_rec_cfg___clk_pol___lsb 12
  202. #define reg_sser_rw_rec_cfg___clk_pol___width 1
  203. #define reg_sser_rw_rec_cfg___clk_pol___bit 12
  204. #define reg_sser_rw_rec_cfg___clk_src___lsb 13
  205. #define reg_sser_rw_rec_cfg___clk_src___width 1
  206. #define reg_sser_rw_rec_cfg___clk_src___bit 13
  207. #define reg_sser_rw_rec_cfg___use_dma___lsb 14
  208. #define reg_sser_rw_rec_cfg___use_dma___width 1
  209. #define reg_sser_rw_rec_cfg___use_dma___bit 14
  210. #define reg_sser_rw_rec_cfg___mode___lsb 15
  211. #define reg_sser_rw_rec_cfg___mode___width 2
  212. #define reg_sser_rw_rec_cfg___frm_src___lsb 17
  213. #define reg_sser_rw_rec_cfg___frm_src___width 2
  214. #define reg_sser_rw_rec_cfg___use60958___lsb 19
  215. #define reg_sser_rw_rec_cfg___use60958___width 1
  216. #define reg_sser_rw_rec_cfg___use60958___bit 19
  217. #define reg_sser_rw_rec_cfg___iec60958_ui_len___lsb 20
  218. #define reg_sser_rw_rec_cfg___iec60958_ui_len___width 5
  219. #define reg_sser_rw_rec_cfg___slave2_en___lsb 25
  220. #define reg_sser_rw_rec_cfg___slave2_en___width 1
  221. #define reg_sser_rw_rec_cfg___slave2_en___bit 25
  222. #define reg_sser_rw_rec_cfg___slave3_en___lsb 26
  223. #define reg_sser_rw_rec_cfg___slave3_en___width 1
  224. #define reg_sser_rw_rec_cfg___slave3_en___bit 26
  225. #define reg_sser_rw_rec_cfg___fifo_thr___lsb 27
  226. #define reg_sser_rw_rec_cfg___fifo_thr___width 2
  227. #define reg_sser_rw_rec_cfg_offset 12
  228. /* Register rw_tr_data, scope sser, type rw */
  229. #define reg_sser_rw_tr_data___data___lsb 0
  230. #define reg_sser_rw_tr_data___data___width 16
  231. #define reg_sser_rw_tr_data___md___lsb 16
  232. #define reg_sser_rw_tr_data___md___width 1
  233. #define reg_sser_rw_tr_data___md___bit 16
  234. #define reg_sser_rw_tr_data_offset 16
  235. /* Register r_rec_data, scope sser, type r */
  236. #define reg_sser_r_rec_data___data___lsb 0
  237. #define reg_sser_r_rec_data___data___width 16
  238. #define reg_sser_r_rec_data___md___lsb 16
  239. #define reg_sser_r_rec_data___md___width 1
  240. #define reg_sser_r_rec_data___md___bit 16
  241. #define reg_sser_r_rec_data___ext_clk___lsb 17
  242. #define reg_sser_r_rec_data___ext_clk___width 1
  243. #define reg_sser_r_rec_data___ext_clk___bit 17
  244. #define reg_sser_r_rec_data___status_in___lsb 18
  245. #define reg_sser_r_rec_data___status_in___width 1
  246. #define reg_sser_r_rec_data___status_in___bit 18
  247. #define reg_sser_r_rec_data___frame_in___lsb 19
  248. #define reg_sser_r_rec_data___frame_in___width 1
  249. #define reg_sser_r_rec_data___frame_in___bit 19
  250. #define reg_sser_r_rec_data___din___lsb 20
  251. #define reg_sser_r_rec_data___din___width 1
  252. #define reg_sser_r_rec_data___din___bit 20
  253. #define reg_sser_r_rec_data___data_in___lsb 21
  254. #define reg_sser_r_rec_data___data_in___width 1
  255. #define reg_sser_r_rec_data___data_in___bit 21
  256. #define reg_sser_r_rec_data___clk_in___lsb 22
  257. #define reg_sser_r_rec_data___clk_in___width 1
  258. #define reg_sser_r_rec_data___clk_in___bit 22
  259. #define reg_sser_r_rec_data_offset 20
  260. /* Register rw_extra, scope sser, type rw */
  261. #define reg_sser_rw_extra___clkoff_cycles___lsb 0
  262. #define reg_sser_rw_extra___clkoff_cycles___width 20
  263. #define reg_sser_rw_extra___clkoff_en___lsb 20
  264. #define reg_sser_rw_extra___clkoff_en___width 1
  265. #define reg_sser_rw_extra___clkoff_en___bit 20
  266. #define reg_sser_rw_extra___clkon_en___lsb 21
  267. #define reg_sser_rw_extra___clkon_en___width 1
  268. #define reg_sser_rw_extra___clkon_en___bit 21
  269. #define reg_sser_rw_extra___dout_delay___lsb 22
  270. #define reg_sser_rw_extra___dout_delay___width 5
  271. #define reg_sser_rw_extra_offset 24
  272. /* Register rw_intr_mask, scope sser, type rw */
  273. #define reg_sser_rw_intr_mask___trdy___lsb 0
  274. #define reg_sser_rw_intr_mask___trdy___width 1
  275. #define reg_sser_rw_intr_mask___trdy___bit 0
  276. #define reg_sser_rw_intr_mask___rdav___lsb 1
  277. #define reg_sser_rw_intr_mask___rdav___width 1
  278. #define reg_sser_rw_intr_mask___rdav___bit 1
  279. #define reg_sser_rw_intr_mask___tidle___lsb 2
  280. #define reg_sser_rw_intr_mask___tidle___width 1
  281. #define reg_sser_rw_intr_mask___tidle___bit 2
  282. #define reg_sser_rw_intr_mask___rstop___lsb 3
  283. #define reg_sser_rw_intr_mask___rstop___width 1
  284. #define reg_sser_rw_intr_mask___rstop___bit 3
  285. #define reg_sser_rw_intr_mask___urun___lsb 4
  286. #define reg_sser_rw_intr_mask___urun___width 1
  287. #define reg_sser_rw_intr_mask___urun___bit 4
  288. #define reg_sser_rw_intr_mask___orun___lsb 5
  289. #define reg_sser_rw_intr_mask___orun___width 1
  290. #define reg_sser_rw_intr_mask___orun___bit 5
  291. #define reg_sser_rw_intr_mask___md_rec___lsb 6
  292. #define reg_sser_rw_intr_mask___md_rec___width 1
  293. #define reg_sser_rw_intr_mask___md_rec___bit 6
  294. #define reg_sser_rw_intr_mask___md_sent___lsb 7
  295. #define reg_sser_rw_intr_mask___md_sent___width 1
  296. #define reg_sser_rw_intr_mask___md_sent___bit 7
  297. #define reg_sser_rw_intr_mask___r958err___lsb 8
  298. #define reg_sser_rw_intr_mask___r958err___width 1
  299. #define reg_sser_rw_intr_mask___r958err___bit 8
  300. #define reg_sser_rw_intr_mask_offset 28
  301. /* Register rw_ack_intr, scope sser, type rw */
  302. #define reg_sser_rw_ack_intr___trdy___lsb 0
  303. #define reg_sser_rw_ack_intr___trdy___width 1
  304. #define reg_sser_rw_ack_intr___trdy___bit 0
  305. #define reg_sser_rw_ack_intr___rdav___lsb 1
  306. #define reg_sser_rw_ack_intr___rdav___width 1
  307. #define reg_sser_rw_ack_intr___rdav___bit 1
  308. #define reg_sser_rw_ack_intr___tidle___lsb 2
  309. #define reg_sser_rw_ack_intr___tidle___width 1
  310. #define reg_sser_rw_ack_intr___tidle___bit 2
  311. #define reg_sser_rw_ack_intr___rstop___lsb 3
  312. #define reg_sser_rw_ack_intr___rstop___width 1
  313. #define reg_sser_rw_ack_intr___rstop___bit 3
  314. #define reg_sser_rw_ack_intr___urun___lsb 4
  315. #define reg_sser_rw_ack_intr___urun___width 1
  316. #define reg_sser_rw_ack_intr___urun___bit 4
  317. #define reg_sser_rw_ack_intr___orun___lsb 5
  318. #define reg_sser_rw_ack_intr___orun___width 1
  319. #define reg_sser_rw_ack_intr___orun___bit 5
  320. #define reg_sser_rw_ack_intr___md_rec___lsb 6
  321. #define reg_sser_rw_ack_intr___md_rec___width 1
  322. #define reg_sser_rw_ack_intr___md_rec___bit 6
  323. #define reg_sser_rw_ack_intr___md_sent___lsb 7
  324. #define reg_sser_rw_ack_intr___md_sent___width 1
  325. #define reg_sser_rw_ack_intr___md_sent___bit 7
  326. #define reg_sser_rw_ack_intr___r958err___lsb 8
  327. #define reg_sser_rw_ack_intr___r958err___width 1
  328. #define reg_sser_rw_ack_intr___r958err___bit 8
  329. #define reg_sser_rw_ack_intr_offset 32
  330. /* Register r_intr, scope sser, type r */
  331. #define reg_sser_r_intr___trdy___lsb 0
  332. #define reg_sser_r_intr___trdy___width 1
  333. #define reg_sser_r_intr___trdy___bit 0
  334. #define reg_sser_r_intr___rdav___lsb 1
  335. #define reg_sser_r_intr___rdav___width 1
  336. #define reg_sser_r_intr___rdav___bit 1
  337. #define reg_sser_r_intr___tidle___lsb 2
  338. #define reg_sser_r_intr___tidle___width 1
  339. #define reg_sser_r_intr___tidle___bit 2
  340. #define reg_sser_r_intr___rstop___lsb 3
  341. #define reg_sser_r_intr___rstop___width 1
  342. #define reg_sser_r_intr___rstop___bit 3
  343. #define reg_sser_r_intr___urun___lsb 4
  344. #define reg_sser_r_intr___urun___width 1
  345. #define reg_sser_r_intr___urun___bit 4
  346. #define reg_sser_r_intr___orun___lsb 5
  347. #define reg_sser_r_intr___orun___width 1
  348. #define reg_sser_r_intr___orun___bit 5
  349. #define reg_sser_r_intr___md_rec___lsb 6
  350. #define reg_sser_r_intr___md_rec___width 1
  351. #define reg_sser_r_intr___md_rec___bit 6
  352. #define reg_sser_r_intr___md_sent___lsb 7
  353. #define reg_sser_r_intr___md_sent___width 1
  354. #define reg_sser_r_intr___md_sent___bit 7
  355. #define reg_sser_r_intr___r958err___lsb 8
  356. #define reg_sser_r_intr___r958err___width 1
  357. #define reg_sser_r_intr___r958err___bit 8
  358. #define reg_sser_r_intr_offset 36
  359. /* Register r_masked_intr, scope sser, type r */
  360. #define reg_sser_r_masked_intr___trdy___lsb 0
  361. #define reg_sser_r_masked_intr___trdy___width 1
  362. #define reg_sser_r_masked_intr___trdy___bit 0
  363. #define reg_sser_r_masked_intr___rdav___lsb 1
  364. #define reg_sser_r_masked_intr___rdav___width 1
  365. #define reg_sser_r_masked_intr___rdav___bit 1
  366. #define reg_sser_r_masked_intr___tidle___lsb 2
  367. #define reg_sser_r_masked_intr___tidle___width 1
  368. #define reg_sser_r_masked_intr___tidle___bit 2
  369. #define reg_sser_r_masked_intr___rstop___lsb 3
  370. #define reg_sser_r_masked_intr___rstop___width 1
  371. #define reg_sser_r_masked_intr___rstop___bit 3
  372. #define reg_sser_r_masked_intr___urun___lsb 4
  373. #define reg_sser_r_masked_intr___urun___width 1
  374. #define reg_sser_r_masked_intr___urun___bit 4
  375. #define reg_sser_r_masked_intr___orun___lsb 5
  376. #define reg_sser_r_masked_intr___orun___width 1
  377. #define reg_sser_r_masked_intr___orun___bit 5
  378. #define reg_sser_r_masked_intr___md_rec___lsb 6
  379. #define reg_sser_r_masked_intr___md_rec___width 1
  380. #define reg_sser_r_masked_intr___md_rec___bit 6
  381. #define reg_sser_r_masked_intr___md_sent___lsb 7
  382. #define reg_sser_r_masked_intr___md_sent___width 1
  383. #define reg_sser_r_masked_intr___md_sent___bit 7
  384. #define reg_sser_r_masked_intr___r958err___lsb 8
  385. #define reg_sser_r_masked_intr___r958err___width 1
  386. #define reg_sser_r_masked_intr___r958err___bit 8
  387. #define reg_sser_r_masked_intr_offset 40
  388. /* Constants */
  389. #define regk_sser_both 0x00000002
  390. #define regk_sser_bulk 0x00000001
  391. #define regk_sser_clk100 0x00000000
  392. #define regk_sser_clk_in 0x00000000
  393. #define regk_sser_const0 0x00000003
  394. #define regk_sser_dout 0x00000002
  395. #define regk_sser_edge 0x00000000
  396. #define regk_sser_ext 0x00000001
  397. #define regk_sser_ext_clk 0x00000001
  398. #define regk_sser_f100 0x00000000
  399. #define regk_sser_f29_493 0x00000004
  400. #define regk_sser_f32 0x00000005
  401. #define regk_sser_f32_768 0x00000006
  402. #define regk_sser_frm 0x00000003
  403. #define regk_sser_gio0 0x00000000
  404. #define regk_sser_gio1 0x00000001
  405. #define regk_sser_hispeed 0x00000001
  406. #define regk_sser_hold 0x00000002
  407. #define regk_sser_in 0x00000000
  408. #define regk_sser_inf 0x00000003
  409. #define regk_sser_intern 0x00000000
  410. #define regk_sser_intern_clk 0x00000001
  411. #define regk_sser_intern_tb 0x00000000
  412. #define regk_sser_iso 0x00000000
  413. #define regk_sser_level 0x00000001
  414. #define regk_sser_lospeed 0x00000000
  415. #define regk_sser_lsbfirst 0x00000000
  416. #define regk_sser_msbfirst 0x00000001
  417. #define regk_sser_neg 0x00000001
  418. #define regk_sser_neg_lo 0x00000000
  419. #define regk_sser_no 0x00000000
  420. #define regk_sser_no_clk 0x00000007
  421. #define regk_sser_nojitter 0x00000002
  422. #define regk_sser_out 0x00000001
  423. #define regk_sser_pos 0x00000000
  424. #define regk_sser_pos_hi 0x00000001
  425. #define regk_sser_rec 0x00000000
  426. #define regk_sser_rw_cfg_default 0x00000000
  427. #define regk_sser_rw_extra_default 0x00000000
  428. #define regk_sser_rw_frm_cfg_default 0x00000000
  429. #define regk_sser_rw_intr_mask_default 0x00000000
  430. #define regk_sser_rw_rec_cfg_default 0x00000000
  431. #define regk_sser_rw_tr_cfg_default 0x01800000
  432. #define regk_sser_rw_tr_data_default 0x00000000
  433. #define regk_sser_thr16 0x00000001
  434. #define regk_sser_thr32 0x00000002
  435. #define regk_sser_thr8 0x00000000
  436. #define regk_sser_tr 0x00000001
  437. #define regk_sser_ts_out 0x00000003
  438. #define regk_sser_tx_bulk 0x00000002
  439. #define regk_sser_wiresave 0x00000002
  440. #define regk_sser_yes 0x00000001
  441. #endif /* __sser_defs_asm_h */