mmu_defs_asm.h 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212
  1. #ifndef __mmu_defs_asm_h
  2. #define __mmu_defs_asm_h
  3. /*
  4. * This file is autogenerated from
  5. * file: ../../inst/mmu/doc/mmu_regs.r
  6. * id: mmu_regs.r,v 1.12 2004/05/06 13:48:45 mikaeln Exp
  7. * last modfied: Mon Apr 11 17:03:20 2005
  8. *
  9. * by /n/asic/design/tools/rdesc/src/rdes2c -asm --outfile asm/mmu_defs_asm.h ../../inst/mmu/doc/mmu_regs.r
  10. * id: $Id: mmu_defs_asm.h,v 1.1 2005/04/24 18:31:04 starvik Exp $
  11. * Any changes here will be lost.
  12. *
  13. * -*- buffer-read-only: t -*-
  14. */
  15. #ifndef REG_FIELD
  16. #define REG_FIELD( scope, reg, field, value ) \
  17. REG_FIELD_X_( value, reg_##scope##_##reg##___##field##___lsb )
  18. #define REG_FIELD_X_( value, shift ) ((value) << shift)
  19. #endif
  20. #ifndef REG_STATE
  21. #define REG_STATE( scope, reg, field, symbolic_value ) \
  22. REG_STATE_X_( regk_##scope##_##symbolic_value, reg_##scope##_##reg##___##field##___lsb )
  23. #define REG_STATE_X_( k, shift ) (k << shift)
  24. #endif
  25. #ifndef REG_MASK
  26. #define REG_MASK( scope, reg, field ) \
  27. REG_MASK_X_( reg_##scope##_##reg##___##field##___width, reg_##scope##_##reg##___##field##___lsb )
  28. #define REG_MASK_X_( width, lsb ) (((1 << width)-1) << lsb)
  29. #endif
  30. #ifndef REG_LSB
  31. #define REG_LSB( scope, reg, field ) reg_##scope##_##reg##___##field##___lsb
  32. #endif
  33. #ifndef REG_BIT
  34. #define REG_BIT( scope, reg, field ) reg_##scope##_##reg##___##field##___bit
  35. #endif
  36. #ifndef REG_ADDR
  37. #define REG_ADDR( scope, inst, reg ) REG_ADDR_X_(inst, reg_##scope##_##reg##_offset)
  38. #define REG_ADDR_X_( inst, offs ) ((inst) + offs)
  39. #endif
  40. #ifndef REG_ADDR_VECT
  41. #define REG_ADDR_VECT( scope, inst, reg, index ) \
  42. REG_ADDR_VECT_X_(inst, reg_##scope##_##reg##_offset, index, \
  43. STRIDE_##scope##_##reg )
  44. #define REG_ADDR_VECT_X_( inst, offs, index, stride ) \
  45. ((inst) + offs + (index) * stride)
  46. #endif
  47. /* Register rw_mm_cfg, scope mmu, type rw */
  48. #define reg_mmu_rw_mm_cfg___seg_0___lsb 0
  49. #define reg_mmu_rw_mm_cfg___seg_0___width 1
  50. #define reg_mmu_rw_mm_cfg___seg_0___bit 0
  51. #define reg_mmu_rw_mm_cfg___seg_1___lsb 1
  52. #define reg_mmu_rw_mm_cfg___seg_1___width 1
  53. #define reg_mmu_rw_mm_cfg___seg_1___bit 1
  54. #define reg_mmu_rw_mm_cfg___seg_2___lsb 2
  55. #define reg_mmu_rw_mm_cfg___seg_2___width 1
  56. #define reg_mmu_rw_mm_cfg___seg_2___bit 2
  57. #define reg_mmu_rw_mm_cfg___seg_3___lsb 3
  58. #define reg_mmu_rw_mm_cfg___seg_3___width 1
  59. #define reg_mmu_rw_mm_cfg___seg_3___bit 3
  60. #define reg_mmu_rw_mm_cfg___seg_4___lsb 4
  61. #define reg_mmu_rw_mm_cfg___seg_4___width 1
  62. #define reg_mmu_rw_mm_cfg___seg_4___bit 4
  63. #define reg_mmu_rw_mm_cfg___seg_5___lsb 5
  64. #define reg_mmu_rw_mm_cfg___seg_5___width 1
  65. #define reg_mmu_rw_mm_cfg___seg_5___bit 5
  66. #define reg_mmu_rw_mm_cfg___seg_6___lsb 6
  67. #define reg_mmu_rw_mm_cfg___seg_6___width 1
  68. #define reg_mmu_rw_mm_cfg___seg_6___bit 6
  69. #define reg_mmu_rw_mm_cfg___seg_7___lsb 7
  70. #define reg_mmu_rw_mm_cfg___seg_7___width 1
  71. #define reg_mmu_rw_mm_cfg___seg_7___bit 7
  72. #define reg_mmu_rw_mm_cfg___seg_8___lsb 8
  73. #define reg_mmu_rw_mm_cfg___seg_8___width 1
  74. #define reg_mmu_rw_mm_cfg___seg_8___bit 8
  75. #define reg_mmu_rw_mm_cfg___seg_9___lsb 9
  76. #define reg_mmu_rw_mm_cfg___seg_9___width 1
  77. #define reg_mmu_rw_mm_cfg___seg_9___bit 9
  78. #define reg_mmu_rw_mm_cfg___seg_a___lsb 10
  79. #define reg_mmu_rw_mm_cfg___seg_a___width 1
  80. #define reg_mmu_rw_mm_cfg___seg_a___bit 10
  81. #define reg_mmu_rw_mm_cfg___seg_b___lsb 11
  82. #define reg_mmu_rw_mm_cfg___seg_b___width 1
  83. #define reg_mmu_rw_mm_cfg___seg_b___bit 11
  84. #define reg_mmu_rw_mm_cfg___seg_c___lsb 12
  85. #define reg_mmu_rw_mm_cfg___seg_c___width 1
  86. #define reg_mmu_rw_mm_cfg___seg_c___bit 12
  87. #define reg_mmu_rw_mm_cfg___seg_d___lsb 13
  88. #define reg_mmu_rw_mm_cfg___seg_d___width 1
  89. #define reg_mmu_rw_mm_cfg___seg_d___bit 13
  90. #define reg_mmu_rw_mm_cfg___seg_e___lsb 14
  91. #define reg_mmu_rw_mm_cfg___seg_e___width 1
  92. #define reg_mmu_rw_mm_cfg___seg_e___bit 14
  93. #define reg_mmu_rw_mm_cfg___seg_f___lsb 15
  94. #define reg_mmu_rw_mm_cfg___seg_f___width 1
  95. #define reg_mmu_rw_mm_cfg___seg_f___bit 15
  96. #define reg_mmu_rw_mm_cfg___inv___lsb 16
  97. #define reg_mmu_rw_mm_cfg___inv___width 1
  98. #define reg_mmu_rw_mm_cfg___inv___bit 16
  99. #define reg_mmu_rw_mm_cfg___ex___lsb 17
  100. #define reg_mmu_rw_mm_cfg___ex___width 1
  101. #define reg_mmu_rw_mm_cfg___ex___bit 17
  102. #define reg_mmu_rw_mm_cfg___acc___lsb 18
  103. #define reg_mmu_rw_mm_cfg___acc___width 1
  104. #define reg_mmu_rw_mm_cfg___acc___bit 18
  105. #define reg_mmu_rw_mm_cfg___we___lsb 19
  106. #define reg_mmu_rw_mm_cfg___we___width 1
  107. #define reg_mmu_rw_mm_cfg___we___bit 19
  108. #define reg_mmu_rw_mm_cfg_offset 0
  109. /* Register rw_mm_kbase_lo, scope mmu, type rw */
  110. #define reg_mmu_rw_mm_kbase_lo___base_0___lsb 0
  111. #define reg_mmu_rw_mm_kbase_lo___base_0___width 4
  112. #define reg_mmu_rw_mm_kbase_lo___base_1___lsb 4
  113. #define reg_mmu_rw_mm_kbase_lo___base_1___width 4
  114. #define reg_mmu_rw_mm_kbase_lo___base_2___lsb 8
  115. #define reg_mmu_rw_mm_kbase_lo___base_2___width 4
  116. #define reg_mmu_rw_mm_kbase_lo___base_3___lsb 12
  117. #define reg_mmu_rw_mm_kbase_lo___base_3___width 4
  118. #define reg_mmu_rw_mm_kbase_lo___base_4___lsb 16
  119. #define reg_mmu_rw_mm_kbase_lo___base_4___width 4
  120. #define reg_mmu_rw_mm_kbase_lo___base_5___lsb 20
  121. #define reg_mmu_rw_mm_kbase_lo___base_5___width 4
  122. #define reg_mmu_rw_mm_kbase_lo___base_6___lsb 24
  123. #define reg_mmu_rw_mm_kbase_lo___base_6___width 4
  124. #define reg_mmu_rw_mm_kbase_lo___base_7___lsb 28
  125. #define reg_mmu_rw_mm_kbase_lo___base_7___width 4
  126. #define reg_mmu_rw_mm_kbase_lo_offset 4
  127. /* Register rw_mm_kbase_hi, scope mmu, type rw */
  128. #define reg_mmu_rw_mm_kbase_hi___base_8___lsb 0
  129. #define reg_mmu_rw_mm_kbase_hi___base_8___width 4
  130. #define reg_mmu_rw_mm_kbase_hi___base_9___lsb 4
  131. #define reg_mmu_rw_mm_kbase_hi___base_9___width 4
  132. #define reg_mmu_rw_mm_kbase_hi___base_a___lsb 8
  133. #define reg_mmu_rw_mm_kbase_hi___base_a___width 4
  134. #define reg_mmu_rw_mm_kbase_hi___base_b___lsb 12
  135. #define reg_mmu_rw_mm_kbase_hi___base_b___width 4
  136. #define reg_mmu_rw_mm_kbase_hi___base_c___lsb 16
  137. #define reg_mmu_rw_mm_kbase_hi___base_c___width 4
  138. #define reg_mmu_rw_mm_kbase_hi___base_d___lsb 20
  139. #define reg_mmu_rw_mm_kbase_hi___base_d___width 4
  140. #define reg_mmu_rw_mm_kbase_hi___base_e___lsb 24
  141. #define reg_mmu_rw_mm_kbase_hi___base_e___width 4
  142. #define reg_mmu_rw_mm_kbase_hi___base_f___lsb 28
  143. #define reg_mmu_rw_mm_kbase_hi___base_f___width 4
  144. #define reg_mmu_rw_mm_kbase_hi_offset 8
  145. /* Register r_mm_cause, scope mmu, type r */
  146. #define reg_mmu_r_mm_cause___pid___lsb 0
  147. #define reg_mmu_r_mm_cause___pid___width 8
  148. #define reg_mmu_r_mm_cause___op___lsb 8
  149. #define reg_mmu_r_mm_cause___op___width 2
  150. #define reg_mmu_r_mm_cause___vpn___lsb 13
  151. #define reg_mmu_r_mm_cause___vpn___width 19
  152. #define reg_mmu_r_mm_cause_offset 12
  153. /* Register rw_mm_tlb_sel, scope mmu, type rw */
  154. #define reg_mmu_rw_mm_tlb_sel___idx___lsb 0
  155. #define reg_mmu_rw_mm_tlb_sel___idx___width 4
  156. #define reg_mmu_rw_mm_tlb_sel___set___lsb 4
  157. #define reg_mmu_rw_mm_tlb_sel___set___width 2
  158. #define reg_mmu_rw_mm_tlb_sel_offset 16
  159. /* Register rw_mm_tlb_lo, scope mmu, type rw */
  160. #define reg_mmu_rw_mm_tlb_lo___x___lsb 0
  161. #define reg_mmu_rw_mm_tlb_lo___x___width 1
  162. #define reg_mmu_rw_mm_tlb_lo___x___bit 0
  163. #define reg_mmu_rw_mm_tlb_lo___w___lsb 1
  164. #define reg_mmu_rw_mm_tlb_lo___w___width 1
  165. #define reg_mmu_rw_mm_tlb_lo___w___bit 1
  166. #define reg_mmu_rw_mm_tlb_lo___k___lsb 2
  167. #define reg_mmu_rw_mm_tlb_lo___k___width 1
  168. #define reg_mmu_rw_mm_tlb_lo___k___bit 2
  169. #define reg_mmu_rw_mm_tlb_lo___v___lsb 3
  170. #define reg_mmu_rw_mm_tlb_lo___v___width 1
  171. #define reg_mmu_rw_mm_tlb_lo___v___bit 3
  172. #define reg_mmu_rw_mm_tlb_lo___g___lsb 4
  173. #define reg_mmu_rw_mm_tlb_lo___g___width 1
  174. #define reg_mmu_rw_mm_tlb_lo___g___bit 4
  175. #define reg_mmu_rw_mm_tlb_lo___pfn___lsb 13
  176. #define reg_mmu_rw_mm_tlb_lo___pfn___width 19
  177. #define reg_mmu_rw_mm_tlb_lo_offset 20
  178. /* Register rw_mm_tlb_hi, scope mmu, type rw */
  179. #define reg_mmu_rw_mm_tlb_hi___pid___lsb 0
  180. #define reg_mmu_rw_mm_tlb_hi___pid___width 8
  181. #define reg_mmu_rw_mm_tlb_hi___vpn___lsb 13
  182. #define reg_mmu_rw_mm_tlb_hi___vpn___width 19
  183. #define reg_mmu_rw_mm_tlb_hi_offset 24
  184. /* Constants */
  185. #define regk_mmu_execute 0x00000000
  186. #define regk_mmu_flush 0x00000003
  187. #define regk_mmu_linear 0x00000001
  188. #define regk_mmu_no 0x00000000
  189. #define regk_mmu_off 0x00000000
  190. #define regk_mmu_on 0x00000001
  191. #define regk_mmu_page 0x00000000
  192. #define regk_mmu_read 0x00000001
  193. #define regk_mmu_write 0x00000002
  194. #define regk_mmu_yes 0x00000001
  195. #endif /* __mmu_defs_asm_h */