intr_vect_defs_asm.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355
  1. #ifndef __intr_vect_defs_asm_h
  2. #define __intr_vect_defs_asm_h
  3. /*
  4. * This file is autogenerated from
  5. * file: ../../inst/intr_vect/rtl/guinness/ivmask.config.r
  6. * id: ivmask.config.r,v 1.4 2005/02/15 16:05:38 stefans Exp
  7. * last modfied: Mon Apr 11 16:08:03 2005
  8. *
  9. * by /n/asic/design/tools/rdesc/src/rdes2c -asm --outfile asm/intr_vect_defs_asm.h ../../inst/intr_vect/rtl/guinness/ivmask.config.r
  10. * id: $Id: intr_vect_defs_asm.h,v 1.1 2005/04/24 18:31:04 starvik Exp $
  11. * Any changes here will be lost.
  12. *
  13. * -*- buffer-read-only: t -*-
  14. */
  15. #ifndef REG_FIELD
  16. #define REG_FIELD( scope, reg, field, value ) \
  17. REG_FIELD_X_( value, reg_##scope##_##reg##___##field##___lsb )
  18. #define REG_FIELD_X_( value, shift ) ((value) << shift)
  19. #endif
  20. #ifndef REG_STATE
  21. #define REG_STATE( scope, reg, field, symbolic_value ) \
  22. REG_STATE_X_( regk_##scope##_##symbolic_value, reg_##scope##_##reg##___##field##___lsb )
  23. #define REG_STATE_X_( k, shift ) (k << shift)
  24. #endif
  25. #ifndef REG_MASK
  26. #define REG_MASK( scope, reg, field ) \
  27. REG_MASK_X_( reg_##scope##_##reg##___##field##___width, reg_##scope##_##reg##___##field##___lsb )
  28. #define REG_MASK_X_( width, lsb ) (((1 << width)-1) << lsb)
  29. #endif
  30. #ifndef REG_LSB
  31. #define REG_LSB( scope, reg, field ) reg_##scope##_##reg##___##field##___lsb
  32. #endif
  33. #ifndef REG_BIT
  34. #define REG_BIT( scope, reg, field ) reg_##scope##_##reg##___##field##___bit
  35. #endif
  36. #ifndef REG_ADDR
  37. #define REG_ADDR( scope, inst, reg ) REG_ADDR_X_(inst, reg_##scope##_##reg##_offset)
  38. #define REG_ADDR_X_( inst, offs ) ((inst) + offs)
  39. #endif
  40. #ifndef REG_ADDR_VECT
  41. #define REG_ADDR_VECT( scope, inst, reg, index ) \
  42. REG_ADDR_VECT_X_(inst, reg_##scope##_##reg##_offset, index, \
  43. STRIDE_##scope##_##reg )
  44. #define REG_ADDR_VECT_X_( inst, offs, index, stride ) \
  45. ((inst) + offs + (index) * stride)
  46. #endif
  47. /* Register rw_mask, scope intr_vect, type rw */
  48. #define reg_intr_vect_rw_mask___memarb___lsb 0
  49. #define reg_intr_vect_rw_mask___memarb___width 1
  50. #define reg_intr_vect_rw_mask___memarb___bit 0
  51. #define reg_intr_vect_rw_mask___gen_io___lsb 1
  52. #define reg_intr_vect_rw_mask___gen_io___width 1
  53. #define reg_intr_vect_rw_mask___gen_io___bit 1
  54. #define reg_intr_vect_rw_mask___iop0___lsb 2
  55. #define reg_intr_vect_rw_mask___iop0___width 1
  56. #define reg_intr_vect_rw_mask___iop0___bit 2
  57. #define reg_intr_vect_rw_mask___iop1___lsb 3
  58. #define reg_intr_vect_rw_mask___iop1___width 1
  59. #define reg_intr_vect_rw_mask___iop1___bit 3
  60. #define reg_intr_vect_rw_mask___iop2___lsb 4
  61. #define reg_intr_vect_rw_mask___iop2___width 1
  62. #define reg_intr_vect_rw_mask___iop2___bit 4
  63. #define reg_intr_vect_rw_mask___iop3___lsb 5
  64. #define reg_intr_vect_rw_mask___iop3___width 1
  65. #define reg_intr_vect_rw_mask___iop3___bit 5
  66. #define reg_intr_vect_rw_mask___dma0___lsb 6
  67. #define reg_intr_vect_rw_mask___dma0___width 1
  68. #define reg_intr_vect_rw_mask___dma0___bit 6
  69. #define reg_intr_vect_rw_mask___dma1___lsb 7
  70. #define reg_intr_vect_rw_mask___dma1___width 1
  71. #define reg_intr_vect_rw_mask___dma1___bit 7
  72. #define reg_intr_vect_rw_mask___dma2___lsb 8
  73. #define reg_intr_vect_rw_mask___dma2___width 1
  74. #define reg_intr_vect_rw_mask___dma2___bit 8
  75. #define reg_intr_vect_rw_mask___dma3___lsb 9
  76. #define reg_intr_vect_rw_mask___dma3___width 1
  77. #define reg_intr_vect_rw_mask___dma3___bit 9
  78. #define reg_intr_vect_rw_mask___dma4___lsb 10
  79. #define reg_intr_vect_rw_mask___dma4___width 1
  80. #define reg_intr_vect_rw_mask___dma4___bit 10
  81. #define reg_intr_vect_rw_mask___dma5___lsb 11
  82. #define reg_intr_vect_rw_mask___dma5___width 1
  83. #define reg_intr_vect_rw_mask___dma5___bit 11
  84. #define reg_intr_vect_rw_mask___dma6___lsb 12
  85. #define reg_intr_vect_rw_mask___dma6___width 1
  86. #define reg_intr_vect_rw_mask___dma6___bit 12
  87. #define reg_intr_vect_rw_mask___dma7___lsb 13
  88. #define reg_intr_vect_rw_mask___dma7___width 1
  89. #define reg_intr_vect_rw_mask___dma7___bit 13
  90. #define reg_intr_vect_rw_mask___dma8___lsb 14
  91. #define reg_intr_vect_rw_mask___dma8___width 1
  92. #define reg_intr_vect_rw_mask___dma8___bit 14
  93. #define reg_intr_vect_rw_mask___dma9___lsb 15
  94. #define reg_intr_vect_rw_mask___dma9___width 1
  95. #define reg_intr_vect_rw_mask___dma9___bit 15
  96. #define reg_intr_vect_rw_mask___ata___lsb 16
  97. #define reg_intr_vect_rw_mask___ata___width 1
  98. #define reg_intr_vect_rw_mask___ata___bit 16
  99. #define reg_intr_vect_rw_mask___sser0___lsb 17
  100. #define reg_intr_vect_rw_mask___sser0___width 1
  101. #define reg_intr_vect_rw_mask___sser0___bit 17
  102. #define reg_intr_vect_rw_mask___sser1___lsb 18
  103. #define reg_intr_vect_rw_mask___sser1___width 1
  104. #define reg_intr_vect_rw_mask___sser1___bit 18
  105. #define reg_intr_vect_rw_mask___ser0___lsb 19
  106. #define reg_intr_vect_rw_mask___ser0___width 1
  107. #define reg_intr_vect_rw_mask___ser0___bit 19
  108. #define reg_intr_vect_rw_mask___ser1___lsb 20
  109. #define reg_intr_vect_rw_mask___ser1___width 1
  110. #define reg_intr_vect_rw_mask___ser1___bit 20
  111. #define reg_intr_vect_rw_mask___ser2___lsb 21
  112. #define reg_intr_vect_rw_mask___ser2___width 1
  113. #define reg_intr_vect_rw_mask___ser2___bit 21
  114. #define reg_intr_vect_rw_mask___ser3___lsb 22
  115. #define reg_intr_vect_rw_mask___ser3___width 1
  116. #define reg_intr_vect_rw_mask___ser3___bit 22
  117. #define reg_intr_vect_rw_mask___p21___lsb 23
  118. #define reg_intr_vect_rw_mask___p21___width 1
  119. #define reg_intr_vect_rw_mask___p21___bit 23
  120. #define reg_intr_vect_rw_mask___eth0___lsb 24
  121. #define reg_intr_vect_rw_mask___eth0___width 1
  122. #define reg_intr_vect_rw_mask___eth0___bit 24
  123. #define reg_intr_vect_rw_mask___eth1___lsb 25
  124. #define reg_intr_vect_rw_mask___eth1___width 1
  125. #define reg_intr_vect_rw_mask___eth1___bit 25
  126. #define reg_intr_vect_rw_mask___timer___lsb 26
  127. #define reg_intr_vect_rw_mask___timer___width 1
  128. #define reg_intr_vect_rw_mask___timer___bit 26
  129. #define reg_intr_vect_rw_mask___bif_arb___lsb 27
  130. #define reg_intr_vect_rw_mask___bif_arb___width 1
  131. #define reg_intr_vect_rw_mask___bif_arb___bit 27
  132. #define reg_intr_vect_rw_mask___bif_dma___lsb 28
  133. #define reg_intr_vect_rw_mask___bif_dma___width 1
  134. #define reg_intr_vect_rw_mask___bif_dma___bit 28
  135. #define reg_intr_vect_rw_mask___ext___lsb 29
  136. #define reg_intr_vect_rw_mask___ext___width 1
  137. #define reg_intr_vect_rw_mask___ext___bit 29
  138. #define reg_intr_vect_rw_mask_offset 0
  139. /* Register r_vect, scope intr_vect, type r */
  140. #define reg_intr_vect_r_vect___memarb___lsb 0
  141. #define reg_intr_vect_r_vect___memarb___width 1
  142. #define reg_intr_vect_r_vect___memarb___bit 0
  143. #define reg_intr_vect_r_vect___gen_io___lsb 1
  144. #define reg_intr_vect_r_vect___gen_io___width 1
  145. #define reg_intr_vect_r_vect___gen_io___bit 1
  146. #define reg_intr_vect_r_vect___iop0___lsb 2
  147. #define reg_intr_vect_r_vect___iop0___width 1
  148. #define reg_intr_vect_r_vect___iop0___bit 2
  149. #define reg_intr_vect_r_vect___iop1___lsb 3
  150. #define reg_intr_vect_r_vect___iop1___width 1
  151. #define reg_intr_vect_r_vect___iop1___bit 3
  152. #define reg_intr_vect_r_vect___iop2___lsb 4
  153. #define reg_intr_vect_r_vect___iop2___width 1
  154. #define reg_intr_vect_r_vect___iop2___bit 4
  155. #define reg_intr_vect_r_vect___iop3___lsb 5
  156. #define reg_intr_vect_r_vect___iop3___width 1
  157. #define reg_intr_vect_r_vect___iop3___bit 5
  158. #define reg_intr_vect_r_vect___dma0___lsb 6
  159. #define reg_intr_vect_r_vect___dma0___width 1
  160. #define reg_intr_vect_r_vect___dma0___bit 6
  161. #define reg_intr_vect_r_vect___dma1___lsb 7
  162. #define reg_intr_vect_r_vect___dma1___width 1
  163. #define reg_intr_vect_r_vect___dma1___bit 7
  164. #define reg_intr_vect_r_vect___dma2___lsb 8
  165. #define reg_intr_vect_r_vect___dma2___width 1
  166. #define reg_intr_vect_r_vect___dma2___bit 8
  167. #define reg_intr_vect_r_vect___dma3___lsb 9
  168. #define reg_intr_vect_r_vect___dma3___width 1
  169. #define reg_intr_vect_r_vect___dma3___bit 9
  170. #define reg_intr_vect_r_vect___dma4___lsb 10
  171. #define reg_intr_vect_r_vect___dma4___width 1
  172. #define reg_intr_vect_r_vect___dma4___bit 10
  173. #define reg_intr_vect_r_vect___dma5___lsb 11
  174. #define reg_intr_vect_r_vect___dma5___width 1
  175. #define reg_intr_vect_r_vect___dma5___bit 11
  176. #define reg_intr_vect_r_vect___dma6___lsb 12
  177. #define reg_intr_vect_r_vect___dma6___width 1
  178. #define reg_intr_vect_r_vect___dma6___bit 12
  179. #define reg_intr_vect_r_vect___dma7___lsb 13
  180. #define reg_intr_vect_r_vect___dma7___width 1
  181. #define reg_intr_vect_r_vect___dma7___bit 13
  182. #define reg_intr_vect_r_vect___dma8___lsb 14
  183. #define reg_intr_vect_r_vect___dma8___width 1
  184. #define reg_intr_vect_r_vect___dma8___bit 14
  185. #define reg_intr_vect_r_vect___dma9___lsb 15
  186. #define reg_intr_vect_r_vect___dma9___width 1
  187. #define reg_intr_vect_r_vect___dma9___bit 15
  188. #define reg_intr_vect_r_vect___ata___lsb 16
  189. #define reg_intr_vect_r_vect___ata___width 1
  190. #define reg_intr_vect_r_vect___ata___bit 16
  191. #define reg_intr_vect_r_vect___sser0___lsb 17
  192. #define reg_intr_vect_r_vect___sser0___width 1
  193. #define reg_intr_vect_r_vect___sser0___bit 17
  194. #define reg_intr_vect_r_vect___sser1___lsb 18
  195. #define reg_intr_vect_r_vect___sser1___width 1
  196. #define reg_intr_vect_r_vect___sser1___bit 18
  197. #define reg_intr_vect_r_vect___ser0___lsb 19
  198. #define reg_intr_vect_r_vect___ser0___width 1
  199. #define reg_intr_vect_r_vect___ser0___bit 19
  200. #define reg_intr_vect_r_vect___ser1___lsb 20
  201. #define reg_intr_vect_r_vect___ser1___width 1
  202. #define reg_intr_vect_r_vect___ser1___bit 20
  203. #define reg_intr_vect_r_vect___ser2___lsb 21
  204. #define reg_intr_vect_r_vect___ser2___width 1
  205. #define reg_intr_vect_r_vect___ser2___bit 21
  206. #define reg_intr_vect_r_vect___ser3___lsb 22
  207. #define reg_intr_vect_r_vect___ser3___width 1
  208. #define reg_intr_vect_r_vect___ser3___bit 22
  209. #define reg_intr_vect_r_vect___p21___lsb 23
  210. #define reg_intr_vect_r_vect___p21___width 1
  211. #define reg_intr_vect_r_vect___p21___bit 23
  212. #define reg_intr_vect_r_vect___eth0___lsb 24
  213. #define reg_intr_vect_r_vect___eth0___width 1
  214. #define reg_intr_vect_r_vect___eth0___bit 24
  215. #define reg_intr_vect_r_vect___eth1___lsb 25
  216. #define reg_intr_vect_r_vect___eth1___width 1
  217. #define reg_intr_vect_r_vect___eth1___bit 25
  218. #define reg_intr_vect_r_vect___timer___lsb 26
  219. #define reg_intr_vect_r_vect___timer___width 1
  220. #define reg_intr_vect_r_vect___timer___bit 26
  221. #define reg_intr_vect_r_vect___bif_arb___lsb 27
  222. #define reg_intr_vect_r_vect___bif_arb___width 1
  223. #define reg_intr_vect_r_vect___bif_arb___bit 27
  224. #define reg_intr_vect_r_vect___bif_dma___lsb 28
  225. #define reg_intr_vect_r_vect___bif_dma___width 1
  226. #define reg_intr_vect_r_vect___bif_dma___bit 28
  227. #define reg_intr_vect_r_vect___ext___lsb 29
  228. #define reg_intr_vect_r_vect___ext___width 1
  229. #define reg_intr_vect_r_vect___ext___bit 29
  230. #define reg_intr_vect_r_vect_offset 4
  231. /* Register r_masked_vect, scope intr_vect, type r */
  232. #define reg_intr_vect_r_masked_vect___memarb___lsb 0
  233. #define reg_intr_vect_r_masked_vect___memarb___width 1
  234. #define reg_intr_vect_r_masked_vect___memarb___bit 0
  235. #define reg_intr_vect_r_masked_vect___gen_io___lsb 1
  236. #define reg_intr_vect_r_masked_vect___gen_io___width 1
  237. #define reg_intr_vect_r_masked_vect___gen_io___bit 1
  238. #define reg_intr_vect_r_masked_vect___iop0___lsb 2
  239. #define reg_intr_vect_r_masked_vect___iop0___width 1
  240. #define reg_intr_vect_r_masked_vect___iop0___bit 2
  241. #define reg_intr_vect_r_masked_vect___iop1___lsb 3
  242. #define reg_intr_vect_r_masked_vect___iop1___width 1
  243. #define reg_intr_vect_r_masked_vect___iop1___bit 3
  244. #define reg_intr_vect_r_masked_vect___iop2___lsb 4
  245. #define reg_intr_vect_r_masked_vect___iop2___width 1
  246. #define reg_intr_vect_r_masked_vect___iop2___bit 4
  247. #define reg_intr_vect_r_masked_vect___iop3___lsb 5
  248. #define reg_intr_vect_r_masked_vect___iop3___width 1
  249. #define reg_intr_vect_r_masked_vect___iop3___bit 5
  250. #define reg_intr_vect_r_masked_vect___dma0___lsb 6
  251. #define reg_intr_vect_r_masked_vect___dma0___width 1
  252. #define reg_intr_vect_r_masked_vect___dma0___bit 6
  253. #define reg_intr_vect_r_masked_vect___dma1___lsb 7
  254. #define reg_intr_vect_r_masked_vect___dma1___width 1
  255. #define reg_intr_vect_r_masked_vect___dma1___bit 7
  256. #define reg_intr_vect_r_masked_vect___dma2___lsb 8
  257. #define reg_intr_vect_r_masked_vect___dma2___width 1
  258. #define reg_intr_vect_r_masked_vect___dma2___bit 8
  259. #define reg_intr_vect_r_masked_vect___dma3___lsb 9
  260. #define reg_intr_vect_r_masked_vect___dma3___width 1
  261. #define reg_intr_vect_r_masked_vect___dma3___bit 9
  262. #define reg_intr_vect_r_masked_vect___dma4___lsb 10
  263. #define reg_intr_vect_r_masked_vect___dma4___width 1
  264. #define reg_intr_vect_r_masked_vect___dma4___bit 10
  265. #define reg_intr_vect_r_masked_vect___dma5___lsb 11
  266. #define reg_intr_vect_r_masked_vect___dma5___width 1
  267. #define reg_intr_vect_r_masked_vect___dma5___bit 11
  268. #define reg_intr_vect_r_masked_vect___dma6___lsb 12
  269. #define reg_intr_vect_r_masked_vect___dma6___width 1
  270. #define reg_intr_vect_r_masked_vect___dma6___bit 12
  271. #define reg_intr_vect_r_masked_vect___dma7___lsb 13
  272. #define reg_intr_vect_r_masked_vect___dma7___width 1
  273. #define reg_intr_vect_r_masked_vect___dma7___bit 13
  274. #define reg_intr_vect_r_masked_vect___dma8___lsb 14
  275. #define reg_intr_vect_r_masked_vect___dma8___width 1
  276. #define reg_intr_vect_r_masked_vect___dma8___bit 14
  277. #define reg_intr_vect_r_masked_vect___dma9___lsb 15
  278. #define reg_intr_vect_r_masked_vect___dma9___width 1
  279. #define reg_intr_vect_r_masked_vect___dma9___bit 15
  280. #define reg_intr_vect_r_masked_vect___ata___lsb 16
  281. #define reg_intr_vect_r_masked_vect___ata___width 1
  282. #define reg_intr_vect_r_masked_vect___ata___bit 16
  283. #define reg_intr_vect_r_masked_vect___sser0___lsb 17
  284. #define reg_intr_vect_r_masked_vect___sser0___width 1
  285. #define reg_intr_vect_r_masked_vect___sser0___bit 17
  286. #define reg_intr_vect_r_masked_vect___sser1___lsb 18
  287. #define reg_intr_vect_r_masked_vect___sser1___width 1
  288. #define reg_intr_vect_r_masked_vect___sser1___bit 18
  289. #define reg_intr_vect_r_masked_vect___ser0___lsb 19
  290. #define reg_intr_vect_r_masked_vect___ser0___width 1
  291. #define reg_intr_vect_r_masked_vect___ser0___bit 19
  292. #define reg_intr_vect_r_masked_vect___ser1___lsb 20
  293. #define reg_intr_vect_r_masked_vect___ser1___width 1
  294. #define reg_intr_vect_r_masked_vect___ser1___bit 20
  295. #define reg_intr_vect_r_masked_vect___ser2___lsb 21
  296. #define reg_intr_vect_r_masked_vect___ser2___width 1
  297. #define reg_intr_vect_r_masked_vect___ser2___bit 21
  298. #define reg_intr_vect_r_masked_vect___ser3___lsb 22
  299. #define reg_intr_vect_r_masked_vect___ser3___width 1
  300. #define reg_intr_vect_r_masked_vect___ser3___bit 22
  301. #define reg_intr_vect_r_masked_vect___p21___lsb 23
  302. #define reg_intr_vect_r_masked_vect___p21___width 1
  303. #define reg_intr_vect_r_masked_vect___p21___bit 23
  304. #define reg_intr_vect_r_masked_vect___eth0___lsb 24
  305. #define reg_intr_vect_r_masked_vect___eth0___width 1
  306. #define reg_intr_vect_r_masked_vect___eth0___bit 24
  307. #define reg_intr_vect_r_masked_vect___eth1___lsb 25
  308. #define reg_intr_vect_r_masked_vect___eth1___width 1
  309. #define reg_intr_vect_r_masked_vect___eth1___bit 25
  310. #define reg_intr_vect_r_masked_vect___timer___lsb 26
  311. #define reg_intr_vect_r_masked_vect___timer___width 1
  312. #define reg_intr_vect_r_masked_vect___timer___bit 26
  313. #define reg_intr_vect_r_masked_vect___bif_arb___lsb 27
  314. #define reg_intr_vect_r_masked_vect___bif_arb___width 1
  315. #define reg_intr_vect_r_masked_vect___bif_arb___bit 27
  316. #define reg_intr_vect_r_masked_vect___bif_dma___lsb 28
  317. #define reg_intr_vect_r_masked_vect___bif_dma___width 1
  318. #define reg_intr_vect_r_masked_vect___bif_dma___bit 28
  319. #define reg_intr_vect_r_masked_vect___ext___lsb 29
  320. #define reg_intr_vect_r_masked_vect___ext___width 1
  321. #define reg_intr_vect_r_masked_vect___ext___bit 29
  322. #define reg_intr_vect_r_masked_vect_offset 8
  323. /* Register r_nmi, scope intr_vect, type r */
  324. #define reg_intr_vect_r_nmi___ext___lsb 0
  325. #define reg_intr_vect_r_nmi___ext___width 1
  326. #define reg_intr_vect_r_nmi___ext___bit 0
  327. #define reg_intr_vect_r_nmi___watchdog___lsb 1
  328. #define reg_intr_vect_r_nmi___watchdog___width 1
  329. #define reg_intr_vect_r_nmi___watchdog___bit 1
  330. #define reg_intr_vect_r_nmi_offset 12
  331. /* Register r_guru, scope intr_vect, type r */
  332. #define reg_intr_vect_r_guru___jtag___lsb 0
  333. #define reg_intr_vect_r_guru___jtag___width 1
  334. #define reg_intr_vect_r_guru___jtag___bit 0
  335. #define reg_intr_vect_r_guru_offset 16
  336. /* Constants */
  337. #define regk_intr_vect_off 0x00000000
  338. #define regk_intr_vect_on 0x00000001
  339. #define regk_intr_vect_rw_mask_default 0x00000000
  340. #endif /* __intr_vect_defs_asm_h */