dma_defs_asm.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368
  1. #ifndef __dma_defs_asm_h
  2. #define __dma_defs_asm_h
  3. /*
  4. * This file is autogenerated from
  5. * file: ../../inst/dma/inst/dma_common/rtl/dma_regdes.r
  6. * id: dma_regdes.r,v 1.39 2005/02/10 14:07:23 janb Exp
  7. * last modfied: Mon Apr 11 16:06:51 2005
  8. *
  9. * by /n/asic/design/tools/rdesc/src/rdes2c -asm --outfile asm/dma_defs_asm.h ../../inst/dma/inst/dma_common/rtl/dma_regdes.r
  10. * id: $Id: dma_defs_asm.h,v 1.1 2005/04/24 18:31:04 starvik Exp $
  11. * Any changes here will be lost.
  12. *
  13. * -*- buffer-read-only: t -*-
  14. */
  15. #ifndef REG_FIELD
  16. #define REG_FIELD( scope, reg, field, value ) \
  17. REG_FIELD_X_( value, reg_##scope##_##reg##___##field##___lsb )
  18. #define REG_FIELD_X_( value, shift ) ((value) << shift)
  19. #endif
  20. #ifndef REG_STATE
  21. #define REG_STATE( scope, reg, field, symbolic_value ) \
  22. REG_STATE_X_( regk_##scope##_##symbolic_value, reg_##scope##_##reg##___##field##___lsb )
  23. #define REG_STATE_X_( k, shift ) (k << shift)
  24. #endif
  25. #ifndef REG_MASK
  26. #define REG_MASK( scope, reg, field ) \
  27. REG_MASK_X_( reg_##scope##_##reg##___##field##___width, reg_##scope##_##reg##___##field##___lsb )
  28. #define REG_MASK_X_( width, lsb ) (((1 << width)-1) << lsb)
  29. #endif
  30. #ifndef REG_LSB
  31. #define REG_LSB( scope, reg, field ) reg_##scope##_##reg##___##field##___lsb
  32. #endif
  33. #ifndef REG_BIT
  34. #define REG_BIT( scope, reg, field ) reg_##scope##_##reg##___##field##___bit
  35. #endif
  36. #ifndef REG_ADDR
  37. #define REG_ADDR( scope, inst, reg ) REG_ADDR_X_(inst, reg_##scope##_##reg##_offset)
  38. #define REG_ADDR_X_( inst, offs ) ((inst) + offs)
  39. #endif
  40. #ifndef REG_ADDR_VECT
  41. #define REG_ADDR_VECT( scope, inst, reg, index ) \
  42. REG_ADDR_VECT_X_(inst, reg_##scope##_##reg##_offset, index, \
  43. STRIDE_##scope##_##reg )
  44. #define REG_ADDR_VECT_X_( inst, offs, index, stride ) \
  45. ((inst) + offs + (index) * stride)
  46. #endif
  47. /* Register rw_data, scope dma, type rw */
  48. #define reg_dma_rw_data_offset 0
  49. /* Register rw_data_next, scope dma, type rw */
  50. #define reg_dma_rw_data_next_offset 4
  51. /* Register rw_data_buf, scope dma, type rw */
  52. #define reg_dma_rw_data_buf_offset 8
  53. /* Register rw_data_ctrl, scope dma, type rw */
  54. #define reg_dma_rw_data_ctrl___eol___lsb 0
  55. #define reg_dma_rw_data_ctrl___eol___width 1
  56. #define reg_dma_rw_data_ctrl___eol___bit 0
  57. #define reg_dma_rw_data_ctrl___out_eop___lsb 3
  58. #define reg_dma_rw_data_ctrl___out_eop___width 1
  59. #define reg_dma_rw_data_ctrl___out_eop___bit 3
  60. #define reg_dma_rw_data_ctrl___intr___lsb 4
  61. #define reg_dma_rw_data_ctrl___intr___width 1
  62. #define reg_dma_rw_data_ctrl___intr___bit 4
  63. #define reg_dma_rw_data_ctrl___wait___lsb 5
  64. #define reg_dma_rw_data_ctrl___wait___width 1
  65. #define reg_dma_rw_data_ctrl___wait___bit 5
  66. #define reg_dma_rw_data_ctrl_offset 12
  67. /* Register rw_data_stat, scope dma, type rw */
  68. #define reg_dma_rw_data_stat___in_eop___lsb 3
  69. #define reg_dma_rw_data_stat___in_eop___width 1
  70. #define reg_dma_rw_data_stat___in_eop___bit 3
  71. #define reg_dma_rw_data_stat_offset 16
  72. /* Register rw_data_md, scope dma, type rw */
  73. #define reg_dma_rw_data_md___md___lsb 0
  74. #define reg_dma_rw_data_md___md___width 16
  75. #define reg_dma_rw_data_md_offset 20
  76. /* Register rw_data_md_s, scope dma, type rw */
  77. #define reg_dma_rw_data_md_s___md_s___lsb 0
  78. #define reg_dma_rw_data_md_s___md_s___width 16
  79. #define reg_dma_rw_data_md_s_offset 24
  80. /* Register rw_data_after, scope dma, type rw */
  81. #define reg_dma_rw_data_after_offset 28
  82. /* Register rw_ctxt, scope dma, type rw */
  83. #define reg_dma_rw_ctxt_offset 32
  84. /* Register rw_ctxt_next, scope dma, type rw */
  85. #define reg_dma_rw_ctxt_next_offset 36
  86. /* Register rw_ctxt_ctrl, scope dma, type rw */
  87. #define reg_dma_rw_ctxt_ctrl___eol___lsb 0
  88. #define reg_dma_rw_ctxt_ctrl___eol___width 1
  89. #define reg_dma_rw_ctxt_ctrl___eol___bit 0
  90. #define reg_dma_rw_ctxt_ctrl___intr___lsb 4
  91. #define reg_dma_rw_ctxt_ctrl___intr___width 1
  92. #define reg_dma_rw_ctxt_ctrl___intr___bit 4
  93. #define reg_dma_rw_ctxt_ctrl___store_mode___lsb 6
  94. #define reg_dma_rw_ctxt_ctrl___store_mode___width 1
  95. #define reg_dma_rw_ctxt_ctrl___store_mode___bit 6
  96. #define reg_dma_rw_ctxt_ctrl___en___lsb 7
  97. #define reg_dma_rw_ctxt_ctrl___en___width 1
  98. #define reg_dma_rw_ctxt_ctrl___en___bit 7
  99. #define reg_dma_rw_ctxt_ctrl_offset 40
  100. /* Register rw_ctxt_stat, scope dma, type rw */
  101. #define reg_dma_rw_ctxt_stat___dis___lsb 7
  102. #define reg_dma_rw_ctxt_stat___dis___width 1
  103. #define reg_dma_rw_ctxt_stat___dis___bit 7
  104. #define reg_dma_rw_ctxt_stat_offset 44
  105. /* Register rw_ctxt_md0, scope dma, type rw */
  106. #define reg_dma_rw_ctxt_md0___md0___lsb 0
  107. #define reg_dma_rw_ctxt_md0___md0___width 16
  108. #define reg_dma_rw_ctxt_md0_offset 48
  109. /* Register rw_ctxt_md0_s, scope dma, type rw */
  110. #define reg_dma_rw_ctxt_md0_s___md0_s___lsb 0
  111. #define reg_dma_rw_ctxt_md0_s___md0_s___width 16
  112. #define reg_dma_rw_ctxt_md0_s_offset 52
  113. /* Register rw_ctxt_md1, scope dma, type rw */
  114. #define reg_dma_rw_ctxt_md1_offset 56
  115. /* Register rw_ctxt_md1_s, scope dma, type rw */
  116. #define reg_dma_rw_ctxt_md1_s_offset 60
  117. /* Register rw_ctxt_md2, scope dma, type rw */
  118. #define reg_dma_rw_ctxt_md2_offset 64
  119. /* Register rw_ctxt_md2_s, scope dma, type rw */
  120. #define reg_dma_rw_ctxt_md2_s_offset 68
  121. /* Register rw_ctxt_md3, scope dma, type rw */
  122. #define reg_dma_rw_ctxt_md3_offset 72
  123. /* Register rw_ctxt_md3_s, scope dma, type rw */
  124. #define reg_dma_rw_ctxt_md3_s_offset 76
  125. /* Register rw_ctxt_md4, scope dma, type rw */
  126. #define reg_dma_rw_ctxt_md4_offset 80
  127. /* Register rw_ctxt_md4_s, scope dma, type rw */
  128. #define reg_dma_rw_ctxt_md4_s_offset 84
  129. /* Register rw_saved_data, scope dma, type rw */
  130. #define reg_dma_rw_saved_data_offset 88
  131. /* Register rw_saved_data_buf, scope dma, type rw */
  132. #define reg_dma_rw_saved_data_buf_offset 92
  133. /* Register rw_group, scope dma, type rw */
  134. #define reg_dma_rw_group_offset 96
  135. /* Register rw_group_next, scope dma, type rw */
  136. #define reg_dma_rw_group_next_offset 100
  137. /* Register rw_group_ctrl, scope dma, type rw */
  138. #define reg_dma_rw_group_ctrl___eol___lsb 0
  139. #define reg_dma_rw_group_ctrl___eol___width 1
  140. #define reg_dma_rw_group_ctrl___eol___bit 0
  141. #define reg_dma_rw_group_ctrl___tol___lsb 1
  142. #define reg_dma_rw_group_ctrl___tol___width 1
  143. #define reg_dma_rw_group_ctrl___tol___bit 1
  144. #define reg_dma_rw_group_ctrl___bol___lsb 2
  145. #define reg_dma_rw_group_ctrl___bol___width 1
  146. #define reg_dma_rw_group_ctrl___bol___bit 2
  147. #define reg_dma_rw_group_ctrl___intr___lsb 4
  148. #define reg_dma_rw_group_ctrl___intr___width 1
  149. #define reg_dma_rw_group_ctrl___intr___bit 4
  150. #define reg_dma_rw_group_ctrl___en___lsb 7
  151. #define reg_dma_rw_group_ctrl___en___width 1
  152. #define reg_dma_rw_group_ctrl___en___bit 7
  153. #define reg_dma_rw_group_ctrl_offset 104
  154. /* Register rw_group_stat, scope dma, type rw */
  155. #define reg_dma_rw_group_stat___dis___lsb 7
  156. #define reg_dma_rw_group_stat___dis___width 1
  157. #define reg_dma_rw_group_stat___dis___bit 7
  158. #define reg_dma_rw_group_stat_offset 108
  159. /* Register rw_group_md, scope dma, type rw */
  160. #define reg_dma_rw_group_md___md___lsb 0
  161. #define reg_dma_rw_group_md___md___width 16
  162. #define reg_dma_rw_group_md_offset 112
  163. /* Register rw_group_md_s, scope dma, type rw */
  164. #define reg_dma_rw_group_md_s___md_s___lsb 0
  165. #define reg_dma_rw_group_md_s___md_s___width 16
  166. #define reg_dma_rw_group_md_s_offset 116
  167. /* Register rw_group_up, scope dma, type rw */
  168. #define reg_dma_rw_group_up_offset 120
  169. /* Register rw_group_down, scope dma, type rw */
  170. #define reg_dma_rw_group_down_offset 124
  171. /* Register rw_cmd, scope dma, type rw */
  172. #define reg_dma_rw_cmd___cont_data___lsb 0
  173. #define reg_dma_rw_cmd___cont_data___width 1
  174. #define reg_dma_rw_cmd___cont_data___bit 0
  175. #define reg_dma_rw_cmd_offset 128
  176. /* Register rw_cfg, scope dma, type rw */
  177. #define reg_dma_rw_cfg___en___lsb 0
  178. #define reg_dma_rw_cfg___en___width 1
  179. #define reg_dma_rw_cfg___en___bit 0
  180. #define reg_dma_rw_cfg___stop___lsb 1
  181. #define reg_dma_rw_cfg___stop___width 1
  182. #define reg_dma_rw_cfg___stop___bit 1
  183. #define reg_dma_rw_cfg_offset 132
  184. /* Register rw_stat, scope dma, type rw */
  185. #define reg_dma_rw_stat___mode___lsb 0
  186. #define reg_dma_rw_stat___mode___width 5
  187. #define reg_dma_rw_stat___list_state___lsb 5
  188. #define reg_dma_rw_stat___list_state___width 3
  189. #define reg_dma_rw_stat___stream_cmd_src___lsb 8
  190. #define reg_dma_rw_stat___stream_cmd_src___width 8
  191. #define reg_dma_rw_stat___buf___lsb 24
  192. #define reg_dma_rw_stat___buf___width 8
  193. #define reg_dma_rw_stat_offset 136
  194. /* Register rw_intr_mask, scope dma, type rw */
  195. #define reg_dma_rw_intr_mask___group___lsb 0
  196. #define reg_dma_rw_intr_mask___group___width 1
  197. #define reg_dma_rw_intr_mask___group___bit 0
  198. #define reg_dma_rw_intr_mask___ctxt___lsb 1
  199. #define reg_dma_rw_intr_mask___ctxt___width 1
  200. #define reg_dma_rw_intr_mask___ctxt___bit 1
  201. #define reg_dma_rw_intr_mask___data___lsb 2
  202. #define reg_dma_rw_intr_mask___data___width 1
  203. #define reg_dma_rw_intr_mask___data___bit 2
  204. #define reg_dma_rw_intr_mask___in_eop___lsb 3
  205. #define reg_dma_rw_intr_mask___in_eop___width 1
  206. #define reg_dma_rw_intr_mask___in_eop___bit 3
  207. #define reg_dma_rw_intr_mask___stream_cmd___lsb 4
  208. #define reg_dma_rw_intr_mask___stream_cmd___width 1
  209. #define reg_dma_rw_intr_mask___stream_cmd___bit 4
  210. #define reg_dma_rw_intr_mask_offset 140
  211. /* Register rw_ack_intr, scope dma, type rw */
  212. #define reg_dma_rw_ack_intr___group___lsb 0
  213. #define reg_dma_rw_ack_intr___group___width 1
  214. #define reg_dma_rw_ack_intr___group___bit 0
  215. #define reg_dma_rw_ack_intr___ctxt___lsb 1
  216. #define reg_dma_rw_ack_intr___ctxt___width 1
  217. #define reg_dma_rw_ack_intr___ctxt___bit 1
  218. #define reg_dma_rw_ack_intr___data___lsb 2
  219. #define reg_dma_rw_ack_intr___data___width 1
  220. #define reg_dma_rw_ack_intr___data___bit 2
  221. #define reg_dma_rw_ack_intr___in_eop___lsb 3
  222. #define reg_dma_rw_ack_intr___in_eop___width 1
  223. #define reg_dma_rw_ack_intr___in_eop___bit 3
  224. #define reg_dma_rw_ack_intr___stream_cmd___lsb 4
  225. #define reg_dma_rw_ack_intr___stream_cmd___width 1
  226. #define reg_dma_rw_ack_intr___stream_cmd___bit 4
  227. #define reg_dma_rw_ack_intr_offset 144
  228. /* Register r_intr, scope dma, type r */
  229. #define reg_dma_r_intr___group___lsb 0
  230. #define reg_dma_r_intr___group___width 1
  231. #define reg_dma_r_intr___group___bit 0
  232. #define reg_dma_r_intr___ctxt___lsb 1
  233. #define reg_dma_r_intr___ctxt___width 1
  234. #define reg_dma_r_intr___ctxt___bit 1
  235. #define reg_dma_r_intr___data___lsb 2
  236. #define reg_dma_r_intr___data___width 1
  237. #define reg_dma_r_intr___data___bit 2
  238. #define reg_dma_r_intr___in_eop___lsb 3
  239. #define reg_dma_r_intr___in_eop___width 1
  240. #define reg_dma_r_intr___in_eop___bit 3
  241. #define reg_dma_r_intr___stream_cmd___lsb 4
  242. #define reg_dma_r_intr___stream_cmd___width 1
  243. #define reg_dma_r_intr___stream_cmd___bit 4
  244. #define reg_dma_r_intr_offset 148
  245. /* Register r_masked_intr, scope dma, type r */
  246. #define reg_dma_r_masked_intr___group___lsb 0
  247. #define reg_dma_r_masked_intr___group___width 1
  248. #define reg_dma_r_masked_intr___group___bit 0
  249. #define reg_dma_r_masked_intr___ctxt___lsb 1
  250. #define reg_dma_r_masked_intr___ctxt___width 1
  251. #define reg_dma_r_masked_intr___ctxt___bit 1
  252. #define reg_dma_r_masked_intr___data___lsb 2
  253. #define reg_dma_r_masked_intr___data___width 1
  254. #define reg_dma_r_masked_intr___data___bit 2
  255. #define reg_dma_r_masked_intr___in_eop___lsb 3
  256. #define reg_dma_r_masked_intr___in_eop___width 1
  257. #define reg_dma_r_masked_intr___in_eop___bit 3
  258. #define reg_dma_r_masked_intr___stream_cmd___lsb 4
  259. #define reg_dma_r_masked_intr___stream_cmd___width 1
  260. #define reg_dma_r_masked_intr___stream_cmd___bit 4
  261. #define reg_dma_r_masked_intr_offset 152
  262. /* Register rw_stream_cmd, scope dma, type rw */
  263. #define reg_dma_rw_stream_cmd___cmd___lsb 0
  264. #define reg_dma_rw_stream_cmd___cmd___width 10
  265. #define reg_dma_rw_stream_cmd___n___lsb 16
  266. #define reg_dma_rw_stream_cmd___n___width 8
  267. #define reg_dma_rw_stream_cmd___busy___lsb 31
  268. #define reg_dma_rw_stream_cmd___busy___width 1
  269. #define reg_dma_rw_stream_cmd___busy___bit 31
  270. #define reg_dma_rw_stream_cmd_offset 156
  271. /* Constants */
  272. #define regk_dma_ack_pkt 0x00000100
  273. #define regk_dma_anytime 0x00000001
  274. #define regk_dma_array 0x00000008
  275. #define regk_dma_burst 0x00000020
  276. #define regk_dma_client 0x00000002
  277. #define regk_dma_copy_next 0x00000010
  278. #define regk_dma_copy_up 0x00000020
  279. #define regk_dma_data_at_eol 0x00000001
  280. #define regk_dma_dis_c 0x00000010
  281. #define regk_dma_dis_g 0x00000020
  282. #define regk_dma_idle 0x00000001
  283. #define regk_dma_intern 0x00000004
  284. #define regk_dma_load_c 0x00000200
  285. #define regk_dma_load_c_n 0x00000280
  286. #define regk_dma_load_c_next 0x00000240
  287. #define regk_dma_load_d 0x00000140
  288. #define regk_dma_load_g 0x00000300
  289. #define regk_dma_load_g_down 0x000003c0
  290. #define regk_dma_load_g_next 0x00000340
  291. #define regk_dma_load_g_up 0x00000380
  292. #define regk_dma_next_en 0x00000010
  293. #define regk_dma_next_pkt 0x00000010
  294. #define regk_dma_no 0x00000000
  295. #define regk_dma_only_at_wait 0x00000000
  296. #define regk_dma_restore 0x00000020
  297. #define regk_dma_rst 0x00000001
  298. #define regk_dma_running 0x00000004
  299. #define regk_dma_rw_cfg_default 0x00000000
  300. #define regk_dma_rw_cmd_default 0x00000000
  301. #define regk_dma_rw_intr_mask_default 0x00000000
  302. #define regk_dma_rw_stat_default 0x00000101
  303. #define regk_dma_rw_stream_cmd_default 0x00000000
  304. #define regk_dma_save_down 0x00000020
  305. #define regk_dma_save_up 0x00000020
  306. #define regk_dma_set_reg 0x00000050
  307. #define regk_dma_set_w_size1 0x00000190
  308. #define regk_dma_set_w_size2 0x000001a0
  309. #define regk_dma_set_w_size4 0x000001c0
  310. #define regk_dma_stopped 0x00000002
  311. #define regk_dma_store_c 0x00000002
  312. #define regk_dma_store_descr 0x00000000
  313. #define regk_dma_store_g 0x00000004
  314. #define regk_dma_store_md 0x00000001
  315. #define regk_dma_sw 0x00000008
  316. #define regk_dma_update_down 0x00000020
  317. #define regk_dma_yes 0x00000001
  318. #endif /* __dma_defs_asm_h */