pnx4008_wdt.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355
  1. /*
  2. * drivers/char/watchdog/pnx4008_wdt.c
  3. *
  4. * Watchdog driver for PNX4008 board
  5. *
  6. * Authors: Dmitry Chigirev <source@mvista.com>,
  7. * Vitaly Wool <vitalywool@gmail.com>
  8. * Based on sa1100 driver,
  9. * Copyright (C) 2000 Oleg Drokin <green@crimea.edu>
  10. *
  11. * 2005-2006 (c) MontaVista Software, Inc. This file is licensed under
  12. * the terms of the GNU General Public License version 2. This program
  13. * is licensed "as is" without any warranty of any kind, whether express
  14. * or implied.
  15. */
  16. #include <linux/module.h>
  17. #include <linux/moduleparam.h>
  18. #include <linux/types.h>
  19. #include <linux/kernel.h>
  20. #include <linux/fs.h>
  21. #include <linux/miscdevice.h>
  22. #include <linux/watchdog.h>
  23. #include <linux/init.h>
  24. #include <linux/bitops.h>
  25. #include <linux/ioport.h>
  26. #include <linux/device.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/clk.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/uaccess.h>
  31. #include <linux/io.h>
  32. #include <mach/hardware.h>
  33. #define MODULE_NAME "PNX4008-WDT: "
  34. /* WatchDog Timer - Chapter 23 Page 207 */
  35. #define DEFAULT_HEARTBEAT 19
  36. #define MAX_HEARTBEAT 60
  37. /* Watchdog timer register set definition */
  38. #define WDTIM_INT(p) ((p) + 0x0)
  39. #define WDTIM_CTRL(p) ((p) + 0x4)
  40. #define WDTIM_COUNTER(p) ((p) + 0x8)
  41. #define WDTIM_MCTRL(p) ((p) + 0xC)
  42. #define WDTIM_MATCH0(p) ((p) + 0x10)
  43. #define WDTIM_EMR(p) ((p) + 0x14)
  44. #define WDTIM_PULSE(p) ((p) + 0x18)
  45. #define WDTIM_RES(p) ((p) + 0x1C)
  46. /* WDTIM_INT bit definitions */
  47. #define MATCH_INT 1
  48. /* WDTIM_CTRL bit definitions */
  49. #define COUNT_ENAB 1
  50. #define RESET_COUNT (1<<1)
  51. #define DEBUG_EN (1<<2)
  52. /* WDTIM_MCTRL bit definitions */
  53. #define MR0_INT 1
  54. #undef RESET_COUNT0
  55. #define RESET_COUNT0 (1<<2)
  56. #define STOP_COUNT0 (1<<2)
  57. #define M_RES1 (1<<3)
  58. #define M_RES2 (1<<4)
  59. #define RESFRC1 (1<<5)
  60. #define RESFRC2 (1<<6)
  61. /* WDTIM_EMR bit definitions */
  62. #define EXT_MATCH0 1
  63. #define MATCH_OUTPUT_HIGH (2<<4) /*a MATCH_CTRL setting */
  64. /* WDTIM_RES bit definitions */
  65. #define WDOG_RESET 1 /* read only */
  66. #define WDOG_COUNTER_RATE 13000000 /*the counter clock is 13 MHz fixed */
  67. static int nowayout = WATCHDOG_NOWAYOUT;
  68. static int heartbeat = DEFAULT_HEARTBEAT;
  69. static DEFINE_SPINLOCK(io_lock);
  70. static unsigned long wdt_status;
  71. #define WDT_IN_USE 0
  72. #define WDT_OK_TO_CLOSE 1
  73. #define WDT_REGION_INITED 2
  74. #define WDT_DEVICE_INITED 3
  75. static unsigned long boot_status;
  76. static struct resource *wdt_mem;
  77. static void __iomem *wdt_base;
  78. struct clk *wdt_clk;
  79. static void wdt_enable(void)
  80. {
  81. spin_lock(&io_lock);
  82. if (wdt_clk)
  83. clk_set_rate(wdt_clk, 1);
  84. /* stop counter, initiate counter reset */
  85. __raw_writel(RESET_COUNT, WDTIM_CTRL(wdt_base));
  86. /*wait for reset to complete. 100% guarantee event */
  87. while (__raw_readl(WDTIM_COUNTER(wdt_base)))
  88. cpu_relax();
  89. /* internal and external reset, stop after that */
  90. __raw_writel(M_RES2 | STOP_COUNT0 | RESET_COUNT0,
  91. WDTIM_MCTRL(wdt_base));
  92. /* configure match output */
  93. __raw_writel(MATCH_OUTPUT_HIGH, WDTIM_EMR(wdt_base));
  94. /* clear interrupt, just in case */
  95. __raw_writel(MATCH_INT, WDTIM_INT(wdt_base));
  96. /* the longest pulse period 65541/(13*10^6) seconds ~ 5 ms. */
  97. __raw_writel(0xFFFF, WDTIM_PULSE(wdt_base));
  98. __raw_writel(heartbeat * WDOG_COUNTER_RATE, WDTIM_MATCH0(wdt_base));
  99. /*enable counter, stop when debugger active */
  100. __raw_writel(COUNT_ENAB | DEBUG_EN, WDTIM_CTRL(wdt_base));
  101. spin_unlock(&io_lock);
  102. }
  103. static void wdt_disable(void)
  104. {
  105. spin_lock(&io_lock);
  106. __raw_writel(0, WDTIM_CTRL(wdt_base)); /*stop counter */
  107. if (wdt_clk)
  108. clk_set_rate(wdt_clk, 0);
  109. spin_unlock(&io_lock);
  110. }
  111. static int pnx4008_wdt_open(struct inode *inode, struct file *file)
  112. {
  113. if (test_and_set_bit(WDT_IN_USE, &wdt_status))
  114. return -EBUSY;
  115. clear_bit(WDT_OK_TO_CLOSE, &wdt_status);
  116. wdt_enable();
  117. return nonseekable_open(inode, file);
  118. }
  119. static ssize_t pnx4008_wdt_write(struct file *file, const char *data,
  120. size_t len, loff_t *ppos)
  121. {
  122. if (len) {
  123. if (!nowayout) {
  124. size_t i;
  125. clear_bit(WDT_OK_TO_CLOSE, &wdt_status);
  126. for (i = 0; i != len; i++) {
  127. char c;
  128. if (get_user(c, data + i))
  129. return -EFAULT;
  130. if (c == 'V')
  131. set_bit(WDT_OK_TO_CLOSE, &wdt_status);
  132. }
  133. }
  134. wdt_enable();
  135. }
  136. return len;
  137. }
  138. static const struct watchdog_info ident = {
  139. .options = WDIOF_CARDRESET | WDIOF_MAGICCLOSE |
  140. WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING,
  141. .identity = "PNX4008 Watchdog",
  142. };
  143. static long pnx4008_wdt_ioctl(struct file *file, unsigned int cmd,
  144. unsigned long arg)
  145. {
  146. int ret = -ENOTTY;
  147. int time;
  148. switch (cmd) {
  149. case WDIOC_GETSUPPORT:
  150. ret = copy_to_user((struct watchdog_info *)arg, &ident,
  151. sizeof(ident)) ? -EFAULT : 0;
  152. break;
  153. case WDIOC_GETSTATUS:
  154. ret = put_user(0, (int *)arg);
  155. break;
  156. case WDIOC_GETBOOTSTATUS:
  157. ret = put_user(boot_status, (int *)arg);
  158. break;
  159. case WDIOC_KEEPALIVE:
  160. wdt_enable();
  161. ret = 0;
  162. break;
  163. case WDIOC_SETTIMEOUT:
  164. ret = get_user(time, (int *)arg);
  165. if (ret)
  166. break;
  167. if (time <= 0 || time > MAX_HEARTBEAT) {
  168. ret = -EINVAL;
  169. break;
  170. }
  171. heartbeat = time;
  172. wdt_enable();
  173. /* Fall through */
  174. case WDIOC_GETTIMEOUT:
  175. ret = put_user(heartbeat, (int *)arg);
  176. break;
  177. }
  178. return ret;
  179. }
  180. static int pnx4008_wdt_release(struct inode *inode, struct file *file)
  181. {
  182. if (!test_bit(WDT_OK_TO_CLOSE, &wdt_status))
  183. printk(KERN_WARNING "WATCHDOG: Device closed unexpectdly\n");
  184. wdt_disable();
  185. clear_bit(WDT_IN_USE, &wdt_status);
  186. clear_bit(WDT_OK_TO_CLOSE, &wdt_status);
  187. return 0;
  188. }
  189. static const struct file_operations pnx4008_wdt_fops = {
  190. .owner = THIS_MODULE,
  191. .llseek = no_llseek,
  192. .write = pnx4008_wdt_write,
  193. .unlocked_ioctl = pnx4008_wdt_ioctl,
  194. .open = pnx4008_wdt_open,
  195. .release = pnx4008_wdt_release,
  196. };
  197. static struct miscdevice pnx4008_wdt_miscdev = {
  198. .minor = WATCHDOG_MINOR,
  199. .name = "watchdog",
  200. .fops = &pnx4008_wdt_fops,
  201. };
  202. static int pnx4008_wdt_probe(struct platform_device *pdev)
  203. {
  204. int ret = 0, size;
  205. struct resource *res;
  206. if (heartbeat < 1 || heartbeat > MAX_HEARTBEAT)
  207. heartbeat = DEFAULT_HEARTBEAT;
  208. printk(KERN_INFO MODULE_NAME
  209. "PNX4008 Watchdog Timer: heartbeat %d sec\n", heartbeat);
  210. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  211. if (res == NULL) {
  212. printk(KERN_INFO MODULE_NAME
  213. "failed to get memory region resouce\n");
  214. return -ENOENT;
  215. }
  216. size = res->end - res->start + 1;
  217. wdt_mem = request_mem_region(res->start, size, pdev->name);
  218. if (wdt_mem == NULL) {
  219. printk(KERN_INFO MODULE_NAME "failed to get memory region\n");
  220. return -ENOENT;
  221. }
  222. wdt_base = (void __iomem *)IO_ADDRESS(res->start);
  223. wdt_clk = clk_get(&pdev->dev, "wdt_ck");
  224. if (IS_ERR(wdt_clk)) {
  225. ret = PTR_ERR(wdt_clk);
  226. release_resource(wdt_mem);
  227. kfree(wdt_mem);
  228. goto out;
  229. } else
  230. clk_set_rate(wdt_clk, 1);
  231. ret = misc_register(&pnx4008_wdt_miscdev);
  232. if (ret < 0) {
  233. printk(KERN_ERR MODULE_NAME "cannot register misc device\n");
  234. release_resource(wdt_mem);
  235. kfree(wdt_mem);
  236. clk_set_rate(wdt_clk, 0);
  237. } else {
  238. boot_status = (__raw_readl(WDTIM_RES(wdt_base)) & WDOG_RESET) ?
  239. WDIOF_CARDRESET : 0;
  240. wdt_disable(); /*disable for now */
  241. set_bit(WDT_DEVICE_INITED, &wdt_status);
  242. }
  243. out:
  244. return ret;
  245. }
  246. static int pnx4008_wdt_remove(struct platform_device *pdev)
  247. {
  248. misc_deregister(&pnx4008_wdt_miscdev);
  249. if (wdt_clk) {
  250. clk_set_rate(wdt_clk, 0);
  251. clk_put(wdt_clk);
  252. wdt_clk = NULL;
  253. }
  254. if (wdt_mem) {
  255. release_resource(wdt_mem);
  256. kfree(wdt_mem);
  257. wdt_mem = NULL;
  258. }
  259. return 0;
  260. }
  261. static struct platform_driver platform_wdt_driver = {
  262. .driver = {
  263. .name = "watchdog",
  264. .owner = THIS_MODULE,
  265. },
  266. .probe = pnx4008_wdt_probe,
  267. .remove = pnx4008_wdt_remove,
  268. };
  269. static int __init pnx4008_wdt_init(void)
  270. {
  271. return platform_driver_register(&platform_wdt_driver);
  272. }
  273. static void __exit pnx4008_wdt_exit(void)
  274. {
  275. platform_driver_unregister(&platform_wdt_driver);
  276. }
  277. module_init(pnx4008_wdt_init);
  278. module_exit(pnx4008_wdt_exit);
  279. MODULE_AUTHOR("MontaVista Software, Inc. <source@mvista.com>");
  280. MODULE_DESCRIPTION("PNX4008 Watchdog Driver");
  281. module_param(heartbeat, int, 0);
  282. MODULE_PARM_DESC(heartbeat,
  283. "Watchdog heartbeat period in seconds from 1 to "
  284. __MODULE_STRING(MAX_HEARTBEAT) ", default "
  285. __MODULE_STRING(DEFAULT_HEARTBEAT));
  286. module_param(nowayout, int, 0);
  287. MODULE_PARM_DESC(nowayout,
  288. "Set to 1 to keep watchdog running after device release");
  289. MODULE_LICENSE("GPL");
  290. MODULE_ALIAS_MISCDEV(WATCHDOG_MINOR);
  291. MODULE_ALIAS("platform:watchdog");