i6300esb.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517
  1. /*
  2. * i6300esb: Watchdog timer driver for Intel 6300ESB chipset
  3. *
  4. * (c) Copyright 2004 Google Inc.
  5. * (c) Copyright 2005 David Härdeman <david@2gen.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; either version
  10. * 2 of the License, or (at your option) any later version.
  11. *
  12. * based on i810-tco.c which is in turn based on softdog.c
  13. *
  14. * The timer is implemented in the following I/O controller hubs:
  15. * (See the intel documentation on http://developer.intel.com.)
  16. * 6300ESB chip : document number 300641-003
  17. *
  18. * 2004YYZZ Ross Biro
  19. * Initial version 0.01
  20. * 2004YYZZ Ross Biro
  21. * Version 0.02
  22. * 20050210 David Härdeman <david@2gen.com>
  23. * Ported driver to kernel 2.6
  24. */
  25. /*
  26. * Includes, defines, variables, module parameters, ...
  27. */
  28. #include <linux/module.h>
  29. #include <linux/types.h>
  30. #include <linux/kernel.h>
  31. #include <linux/fs.h>
  32. #include <linux/mm.h>
  33. #include <linux/miscdevice.h>
  34. #include <linux/watchdog.h>
  35. #include <linux/reboot.h>
  36. #include <linux/init.h>
  37. #include <linux/pci.h>
  38. #include <linux/ioport.h>
  39. #include <linux/uaccess.h>
  40. #include <linux/io.h>
  41. /* Module and version information */
  42. #define ESB_VERSION "0.03"
  43. #define ESB_MODULE_NAME "i6300ESB timer"
  44. #define ESB_DRIVER_NAME ESB_MODULE_NAME ", v" ESB_VERSION
  45. #define PFX ESB_MODULE_NAME ": "
  46. /* PCI configuration registers */
  47. #define ESB_CONFIG_REG 0x60 /* Config register */
  48. #define ESB_LOCK_REG 0x68 /* WDT lock register */
  49. /* Memory mapped registers */
  50. #define ESB_TIMER1_REG BASEADDR + 0x00 /* Timer1 value after each reset */
  51. #define ESB_TIMER2_REG BASEADDR + 0x04 /* Timer2 value after each reset */
  52. #define ESB_GINTSR_REG BASEADDR + 0x08 /* General Interrupt Status Register */
  53. #define ESB_RELOAD_REG BASEADDR + 0x0c /* Reload register */
  54. /* Lock register bits */
  55. #define ESB_WDT_FUNC (0x01 << 2) /* Watchdog functionality */
  56. #define ESB_WDT_ENABLE (0x01 << 1) /* Enable WDT */
  57. #define ESB_WDT_LOCK (0x01 << 0) /* Lock (nowayout) */
  58. /* Config register bits */
  59. #define ESB_WDT_REBOOT (0x01 << 5) /* Enable reboot on timeout */
  60. #define ESB_WDT_FREQ (0x01 << 2) /* Decrement frequency */
  61. #define ESB_WDT_INTTYPE (0x11 << 0) /* Interrupt type on timer1 timeout */
  62. /* Reload register bits */
  63. #define ESB_WDT_RELOAD (0x01 << 8) /* prevent timeout */
  64. /* Magic constants */
  65. #define ESB_UNLOCK1 0x80 /* Step 1 to unlock reset registers */
  66. #define ESB_UNLOCK2 0x86 /* Step 2 to unlock reset registers */
  67. /* internal variables */
  68. static void __iomem *BASEADDR;
  69. static DEFINE_SPINLOCK(esb_lock); /* Guards the hardware */
  70. static unsigned long timer_alive;
  71. static struct pci_dev *esb_pci;
  72. static unsigned short triggered; /* The status of the watchdog upon boot */
  73. static char esb_expect_close;
  74. /* module parameters */
  75. /* 30 sec default heartbeat (1 < heartbeat < 2*1023) */
  76. #define WATCHDOG_HEARTBEAT 30
  77. static int heartbeat = WATCHDOG_HEARTBEAT; /* in seconds */
  78. module_param(heartbeat, int, 0);
  79. MODULE_PARM_DESC(heartbeat,
  80. "Watchdog heartbeat in seconds. (1<heartbeat<2046, default="
  81. __MODULE_STRING(WATCHDOG_HEARTBEAT) ")");
  82. static int nowayout = WATCHDOG_NOWAYOUT;
  83. module_param(nowayout, int, 0);
  84. MODULE_PARM_DESC(nowayout,
  85. "Watchdog cannot be stopped once started (default="
  86. __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
  87. /*
  88. * Some i6300ESB specific functions
  89. */
  90. /*
  91. * Prepare for reloading the timer by unlocking the proper registers.
  92. * This is performed by first writing 0x80 followed by 0x86 to the
  93. * reload register. After this the appropriate registers can be written
  94. * to once before they need to be unlocked again.
  95. */
  96. static inline void esb_unlock_registers(void)
  97. {
  98. writeb(ESB_UNLOCK1, ESB_RELOAD_REG);
  99. writeb(ESB_UNLOCK2, ESB_RELOAD_REG);
  100. }
  101. static void esb_timer_start(void)
  102. {
  103. u8 val;
  104. /* Enable or Enable + Lock? */
  105. val = 0x02 | (nowayout ? 0x01 : 0x00);
  106. pci_write_config_byte(esb_pci, ESB_LOCK_REG, val);
  107. }
  108. static int esb_timer_stop(void)
  109. {
  110. u8 val;
  111. spin_lock(&esb_lock);
  112. /* First, reset timers as suggested by the docs */
  113. esb_unlock_registers();
  114. writew(ESB_WDT_RELOAD, ESB_RELOAD_REG);
  115. /* Then disable the WDT */
  116. pci_write_config_byte(esb_pci, ESB_LOCK_REG, 0x0);
  117. pci_read_config_byte(esb_pci, ESB_LOCK_REG, &val);
  118. spin_unlock(&esb_lock);
  119. /* Returns 0 if the timer was disabled, non-zero otherwise */
  120. return (val & 0x01);
  121. }
  122. static void esb_timer_keepalive(void)
  123. {
  124. spin_lock(&esb_lock);
  125. esb_unlock_registers();
  126. writew(ESB_WDT_RELOAD, ESB_RELOAD_REG);
  127. /* FIXME: Do we need to flush anything here? */
  128. spin_unlock(&esb_lock);
  129. }
  130. static int esb_timer_set_heartbeat(int time)
  131. {
  132. u32 val;
  133. if (time < 0x1 || time > (2 * 0x03ff))
  134. return -EINVAL;
  135. spin_lock(&esb_lock);
  136. /* We shift by 9, so if we are passed a value of 1 sec,
  137. * val will be 1 << 9 = 512, then write that to two
  138. * timers => 2 * 512 = 1024 (which is decremented at 1KHz)
  139. */
  140. val = time << 9;
  141. /* Write timer 1 */
  142. esb_unlock_registers();
  143. writel(val, ESB_TIMER1_REG);
  144. /* Write timer 2 */
  145. esb_unlock_registers();
  146. writel(val, ESB_TIMER2_REG);
  147. /* Reload */
  148. esb_unlock_registers();
  149. writew(ESB_WDT_RELOAD, ESB_RELOAD_REG);
  150. /* FIXME: Do we need to flush everything out? */
  151. /* Done */
  152. heartbeat = time;
  153. spin_unlock(&esb_lock);
  154. return 0;
  155. }
  156. static int esb_timer_read(void)
  157. {
  158. u32 count;
  159. /* This isn't documented, and doesn't take into
  160. * acount which stage is running, but it looks
  161. * like a 20 bit count down, so we might as well report it.
  162. */
  163. pci_read_config_dword(esb_pci, 0x64, &count);
  164. return (int)count;
  165. }
  166. /*
  167. * /dev/watchdog handling
  168. */
  169. static int esb_open(struct inode *inode, struct file *file)
  170. {
  171. /* /dev/watchdog can only be opened once */
  172. if (test_and_set_bit(0, &timer_alive))
  173. return -EBUSY;
  174. /* Reload and activate timer */
  175. esb_timer_keepalive();
  176. esb_timer_start();
  177. return nonseekable_open(inode, file);
  178. }
  179. static int esb_release(struct inode *inode, struct file *file)
  180. {
  181. /* Shut off the timer. */
  182. if (esb_expect_close == 42)
  183. esb_timer_stop();
  184. else {
  185. printk(KERN_CRIT PFX
  186. "Unexpected close, not stopping watchdog!\n");
  187. esb_timer_keepalive();
  188. }
  189. clear_bit(0, &timer_alive);
  190. esb_expect_close = 0;
  191. return 0;
  192. }
  193. static ssize_t esb_write(struct file *file, const char __user *data,
  194. size_t len, loff_t *ppos)
  195. {
  196. /* See if we got the magic character 'V' and reload the timer */
  197. if (len) {
  198. if (!nowayout) {
  199. size_t i;
  200. /* note: just in case someone wrote the magic character
  201. * five months ago... */
  202. esb_expect_close = 0;
  203. /* scan to see whether or not we got the magic character */
  204. for (i = 0; i != len; i++) {
  205. char c;
  206. if (get_user(c, data + i))
  207. return -EFAULT;
  208. if (c == 'V')
  209. esb_expect_close = 42;
  210. }
  211. }
  212. /* someone wrote to us, we should reload the timer */
  213. esb_timer_keepalive();
  214. }
  215. return len;
  216. }
  217. static long esb_ioctl(struct file *file, unsigned int cmd, unsigned long arg)
  218. {
  219. int new_options, retval = -EINVAL;
  220. int new_heartbeat;
  221. void __user *argp = (void __user *)arg;
  222. int __user *p = argp;
  223. static struct watchdog_info ident = {
  224. .options = WDIOF_SETTIMEOUT |
  225. WDIOF_KEEPALIVEPING |
  226. WDIOF_MAGICCLOSE,
  227. .firmware_version = 0,
  228. .identity = ESB_MODULE_NAME,
  229. };
  230. switch (cmd) {
  231. case WDIOC_GETSUPPORT:
  232. return copy_to_user(argp, &ident,
  233. sizeof(ident)) ? -EFAULT : 0;
  234. case WDIOC_GETSTATUS:
  235. return put_user(esb_timer_read(), p);
  236. case WDIOC_GETBOOTSTATUS:
  237. return put_user(triggered, p);
  238. case WDIOC_SETOPTIONS:
  239. {
  240. if (get_user(new_options, p))
  241. return -EFAULT;
  242. if (new_options & WDIOS_DISABLECARD) {
  243. esb_timer_stop();
  244. retval = 0;
  245. }
  246. if (new_options & WDIOS_ENABLECARD) {
  247. esb_timer_keepalive();
  248. esb_timer_start();
  249. retval = 0;
  250. }
  251. return retval;
  252. }
  253. case WDIOC_KEEPALIVE:
  254. esb_timer_keepalive();
  255. return 0;
  256. case WDIOC_SETTIMEOUT:
  257. {
  258. if (get_user(new_heartbeat, p))
  259. return -EFAULT;
  260. if (esb_timer_set_heartbeat(new_heartbeat))
  261. return -EINVAL;
  262. esb_timer_keepalive();
  263. /* Fall */
  264. }
  265. case WDIOC_GETTIMEOUT:
  266. return put_user(heartbeat, p);
  267. default:
  268. return -ENOTTY;
  269. }
  270. }
  271. /*
  272. * Notify system
  273. */
  274. static int esb_notify_sys(struct notifier_block *this,
  275. unsigned long code, void *unused)
  276. {
  277. if (code == SYS_DOWN || code == SYS_HALT)
  278. esb_timer_stop(); /* Turn the WDT off */
  279. return NOTIFY_DONE;
  280. }
  281. /*
  282. * Kernel Interfaces
  283. */
  284. static const struct file_operations esb_fops = {
  285. .owner = THIS_MODULE,
  286. .llseek = no_llseek,
  287. .write = esb_write,
  288. .unlocked_ioctl = esb_ioctl,
  289. .open = esb_open,
  290. .release = esb_release,
  291. };
  292. static struct miscdevice esb_miscdev = {
  293. .minor = WATCHDOG_MINOR,
  294. .name = "watchdog",
  295. .fops = &esb_fops,
  296. };
  297. static struct notifier_block esb_notifier = {
  298. .notifier_call = esb_notify_sys,
  299. };
  300. /*
  301. * Data for PCI driver interface
  302. *
  303. * This data only exists for exporting the supported
  304. * PCI ids via MODULE_DEVICE_TABLE. We do not actually
  305. * register a pci_driver, because someone else might one day
  306. * want to register another driver on the same PCI id.
  307. */
  308. static struct pci_device_id esb_pci_tbl[] = {
  309. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_9), },
  310. { 0, }, /* End of list */
  311. };
  312. MODULE_DEVICE_TABLE(pci, esb_pci_tbl);
  313. /*
  314. * Init & exit routines
  315. */
  316. static unsigned char __init esb_getdevice(void)
  317. {
  318. u8 val1;
  319. unsigned short val2;
  320. /*
  321. * Find the PCI device
  322. */
  323. esb_pci = pci_get_device(PCI_VENDOR_ID_INTEL,
  324. PCI_DEVICE_ID_INTEL_ESB_9, NULL);
  325. if (esb_pci) {
  326. if (pci_enable_device(esb_pci)) {
  327. printk(KERN_ERR PFX "failed to enable device\n");
  328. goto err_devput;
  329. }
  330. if (pci_request_region(esb_pci, 0, ESB_MODULE_NAME)) {
  331. printk(KERN_ERR PFX "failed to request region\n");
  332. goto err_disable;
  333. }
  334. BASEADDR = ioremap(pci_resource_start(esb_pci, 0),
  335. pci_resource_len(esb_pci, 0));
  336. if (BASEADDR == NULL) {
  337. /* Something's wrong here, BASEADDR has to be set */
  338. printk(KERN_ERR PFX "failed to get BASEADDR\n");
  339. goto err_release;
  340. }
  341. /*
  342. * The watchdog has two timers, it can be setup so that the
  343. * expiry of timer1 results in an interrupt and the expiry of
  344. * timer2 results in a reboot. We set it to not generate
  345. * any interrupts as there is not much we can do with it
  346. * right now.
  347. *
  348. * We also enable reboots and set the timer frequency to
  349. * the PCI clock divided by 2^15 (approx 1KHz).
  350. */
  351. pci_write_config_word(esb_pci, ESB_CONFIG_REG, 0x0003);
  352. /* Check that the WDT isn't already locked */
  353. pci_read_config_byte(esb_pci, ESB_LOCK_REG, &val1);
  354. if (val1 & ESB_WDT_LOCK)
  355. printk(KERN_WARNING PFX "nowayout already set\n");
  356. /* Set the timer to watchdog mode and disable it for now */
  357. pci_write_config_byte(esb_pci, ESB_LOCK_REG, 0x00);
  358. /* Check if the watchdog was previously triggered */
  359. esb_unlock_registers();
  360. val2 = readw(ESB_RELOAD_REG);
  361. triggered = (val2 & (0x01 << 9) >> 9);
  362. /* Reset trigger flag and timers */
  363. esb_unlock_registers();
  364. writew((0x11 << 8), ESB_RELOAD_REG);
  365. /* Done */
  366. return 1;
  367. err_release:
  368. pci_release_region(esb_pci, 0);
  369. err_disable:
  370. pci_disable_device(esb_pci);
  371. err_devput:
  372. pci_dev_put(esb_pci);
  373. }
  374. return 0;
  375. }
  376. static int __init watchdog_init(void)
  377. {
  378. int ret;
  379. /* Check whether or not the hardware watchdog is there */
  380. if (!esb_getdevice() || esb_pci == NULL)
  381. return -ENODEV;
  382. /* Check that the heartbeat value is within it's range;
  383. if not reset to the default */
  384. if (esb_timer_set_heartbeat(heartbeat)) {
  385. esb_timer_set_heartbeat(WATCHDOG_HEARTBEAT);
  386. printk(KERN_INFO PFX
  387. "heartbeat value must be 1<heartbeat<2046, using %d\n",
  388. heartbeat);
  389. }
  390. ret = register_reboot_notifier(&esb_notifier);
  391. if (ret != 0) {
  392. printk(KERN_ERR PFX
  393. "cannot register reboot notifier (err=%d)\n", ret);
  394. goto err_unmap;
  395. }
  396. ret = misc_register(&esb_miscdev);
  397. if (ret != 0) {
  398. printk(KERN_ERR PFX
  399. "cannot register miscdev on minor=%d (err=%d)\n",
  400. WATCHDOG_MINOR, ret);
  401. goto err_notifier;
  402. }
  403. esb_timer_stop();
  404. printk(KERN_INFO PFX
  405. "initialized (0x%p). heartbeat=%d sec (nowayout=%d)\n",
  406. BASEADDR, heartbeat, nowayout);
  407. return 0;
  408. err_notifier:
  409. unregister_reboot_notifier(&esb_notifier);
  410. err_unmap:
  411. iounmap(BASEADDR);
  412. /* err_release: */
  413. pci_release_region(esb_pci, 0);
  414. /* err_disable: */
  415. pci_disable_device(esb_pci);
  416. /* err_devput: */
  417. pci_dev_put(esb_pci);
  418. return ret;
  419. }
  420. static void __exit watchdog_cleanup(void)
  421. {
  422. /* Stop the timer before we leave */
  423. if (!nowayout)
  424. esb_timer_stop();
  425. /* Deregister */
  426. misc_deregister(&esb_miscdev);
  427. unregister_reboot_notifier(&esb_notifier);
  428. iounmap(BASEADDR);
  429. pci_release_region(esb_pci, 0);
  430. pci_disable_device(esb_pci);
  431. pci_dev_put(esb_pci);
  432. }
  433. module_init(watchdog_init);
  434. module_exit(watchdog_cleanup);
  435. MODULE_AUTHOR("Ross Biro and David Härdeman");
  436. MODULE_DESCRIPTION("Watchdog driver for Intel 6300ESB chipsets");
  437. MODULE_LICENSE("GPL");
  438. MODULE_ALIAS_MISCDEV(WATCHDOG_MINOR);