sh7760fb.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659
  1. /*
  2. * SH7760/SH7763 LCDC Framebuffer driver.
  3. *
  4. * (c) 2006-2008 MSC Vertriebsges.m.b.H.,
  5. * Manuel Lauss <mano@roarinelk.homelinux.net>
  6. * (c) 2008 Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>
  7. *
  8. * This file is subject to the terms and conditions of the GNU General
  9. * Public License. See the file COPYING in the main directory of this
  10. * archive for more details.
  11. *
  12. * PLEASE HAVE A LOOK AT Documentation/fb/sh7760fb.txt!
  13. *
  14. * Thanks to Siegfried Schaefer <s.schaefer at schaefer-edv.de>
  15. * for his original source and testing!
  16. */
  17. #include <linux/completion.h>
  18. #include <linux/delay.h>
  19. #include <linux/dma-mapping.h>
  20. #include <linux/fb.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/io.h>
  23. #include <linux/kernel.h>
  24. #include <linux/module.h>
  25. #include <linux/platform_device.h>
  26. #include <asm/sh7760fb.h>
  27. struct sh7760fb_par {
  28. void __iomem *base;
  29. int irq;
  30. struct sh7760fb_platdata *pd; /* display information */
  31. dma_addr_t fbdma; /* physical address */
  32. int rot; /* rotation enabled? */
  33. u32 pseudo_palette[16];
  34. struct platform_device *dev;
  35. struct resource *ioarea;
  36. struct completion vsync; /* vsync irq event */
  37. };
  38. static irqreturn_t sh7760fb_irq(int irq, void *data)
  39. {
  40. struct completion *c = data;
  41. complete(c);
  42. return IRQ_HANDLED;
  43. }
  44. static void sh7760fb_wait_vsync(struct fb_info *info)
  45. {
  46. struct sh7760fb_par *par = info->par;
  47. if (par->pd->novsync)
  48. return;
  49. iowrite16(ioread16(par->base + LDINTR) & ~VINT_CHECK,
  50. par->base + LDINTR);
  51. if (par->irq < 0) {
  52. /* poll for vert. retrace: status bit is sticky */
  53. while (!(ioread16(par->base + LDINTR) & VINT_CHECK))
  54. cpu_relax();
  55. } else {
  56. /* a "wait_for_irq_event(par->irq)" would be extremely nice */
  57. init_completion(&par->vsync);
  58. enable_irq(par->irq);
  59. wait_for_completion(&par->vsync);
  60. disable_irq_nosync(par->irq);
  61. }
  62. }
  63. /* wait_for_lps - wait until power supply has reached a certain state. */
  64. static int wait_for_lps(struct sh7760fb_par *par, int val)
  65. {
  66. int i = 100;
  67. while (--i && ((ioread16(par->base + LDPMMR) & 3) != val))
  68. msleep(1);
  69. if (i <= 0)
  70. return -ETIMEDOUT;
  71. return 0;
  72. }
  73. /* en/disable the LCDC */
  74. static int sh7760fb_blank(int blank, struct fb_info *info)
  75. {
  76. struct sh7760fb_par *par = info->par;
  77. struct sh7760fb_platdata *pd = par->pd;
  78. unsigned short cntr = ioread16(par->base + LDCNTR);
  79. unsigned short intr = ioread16(par->base + LDINTR);
  80. int lps;
  81. if (blank == FB_BLANK_UNBLANK) {
  82. intr |= VINT_START;
  83. cntr = LDCNTR_DON2 | LDCNTR_DON;
  84. lps = 3;
  85. } else {
  86. intr &= ~VINT_START;
  87. cntr = LDCNTR_DON2;
  88. lps = 0;
  89. }
  90. if (pd->blank)
  91. pd->blank(blank);
  92. iowrite16(intr, par->base + LDINTR);
  93. iowrite16(cntr, par->base + LDCNTR);
  94. return wait_for_lps(par, lps);
  95. }
  96. /* set color registers */
  97. static int sh7760fb_setcmap(struct fb_cmap *cmap, struct fb_info *info)
  98. {
  99. struct sh7760fb_par *par = info->par;
  100. u32 s = cmap->start;
  101. u32 l = cmap->len;
  102. u16 *r = cmap->red;
  103. u16 *g = cmap->green;
  104. u16 *b = cmap->blue;
  105. u32 col, tmo;
  106. int ret;
  107. ret = 0;
  108. sh7760fb_wait_vsync(info);
  109. /* request palette access */
  110. iowrite16(LDPALCR_PALEN, par->base + LDPALCR);
  111. /* poll for access grant */
  112. tmo = 100;
  113. while (!(ioread16(par->base + LDPALCR) & LDPALCR_PALS) && (--tmo))
  114. cpu_relax();
  115. if (!tmo) {
  116. ret = 1;
  117. dev_dbg(info->dev, "no palette access!\n");
  118. goto out;
  119. }
  120. while (l && (s < 256)) {
  121. col = ((*r) & 0xff) << 16;
  122. col |= ((*g) & 0xff) << 8;
  123. col |= ((*b) & 0xff);
  124. col &= SH7760FB_PALETTE_MASK;
  125. iowrite32(col, par->base + LDPR(s));
  126. if (s < 16)
  127. ((u32 *) (info->pseudo_palette))[s] = s;
  128. s++;
  129. l--;
  130. r++;
  131. g++;
  132. b++;
  133. }
  134. out:
  135. iowrite16(0, par->base + LDPALCR);
  136. return ret;
  137. }
  138. static void encode_fix(struct fb_fix_screeninfo *fix, struct fb_info *info,
  139. unsigned long stride)
  140. {
  141. memset(fix, 0, sizeof(struct fb_fix_screeninfo));
  142. strcpy(fix->id, "sh7760-lcdc");
  143. fix->smem_start = (unsigned long)info->screen_base;
  144. fix->smem_len = info->screen_size;
  145. fix->line_length = stride;
  146. }
  147. static int sh7760fb_get_color_info(struct device *dev,
  148. u16 lddfr, int *bpp, int *gray)
  149. {
  150. int lbpp, lgray;
  151. lgray = lbpp = 0;
  152. switch (lddfr & LDDFR_COLOR_MASK) {
  153. case LDDFR_1BPP_MONO:
  154. lgray = 1;
  155. lbpp = 1;
  156. break;
  157. case LDDFR_2BPP_MONO:
  158. lgray = 1;
  159. lbpp = 2;
  160. break;
  161. case LDDFR_4BPP_MONO:
  162. lgray = 1;
  163. case LDDFR_4BPP:
  164. lbpp = 4;
  165. break;
  166. case LDDFR_6BPP_MONO:
  167. lgray = 1;
  168. case LDDFR_8BPP:
  169. lbpp = 8;
  170. break;
  171. case LDDFR_16BPP_RGB555:
  172. case LDDFR_16BPP_RGB565:
  173. lbpp = 16;
  174. lgray = 0;
  175. break;
  176. default:
  177. dev_dbg(dev, "unsupported LDDFR bit depth.\n");
  178. return -EINVAL;
  179. }
  180. if (bpp)
  181. *bpp = lbpp;
  182. if (gray)
  183. *gray = lgray;
  184. return 0;
  185. }
  186. static int sh7760fb_check_var(struct fb_var_screeninfo *var,
  187. struct fb_info *info)
  188. {
  189. struct fb_fix_screeninfo *fix = &info->fix;
  190. struct sh7760fb_par *par = info->par;
  191. int ret, bpp;
  192. /* get color info from register value */
  193. ret = sh7760fb_get_color_info(info->dev, par->pd->lddfr, &bpp, NULL);
  194. if (ret)
  195. return ret;
  196. var->bits_per_pixel = bpp;
  197. if ((var->grayscale) && (var->bits_per_pixel == 1))
  198. fix->visual = FB_VISUAL_MONO10;
  199. else if (var->bits_per_pixel >= 15)
  200. fix->visual = FB_VISUAL_TRUECOLOR;
  201. else
  202. fix->visual = FB_VISUAL_PSEUDOCOLOR;
  203. /* TODO: add some more validation here */
  204. return 0;
  205. }
  206. /*
  207. * sh7760fb_set_par - set videomode.
  208. *
  209. * NOTE: The rotation, grayscale and DSTN codepaths are
  210. * totally untested!
  211. */
  212. static int sh7760fb_set_par(struct fb_info *info)
  213. {
  214. struct sh7760fb_par *par = info->par;
  215. struct fb_videomode *vm = par->pd->def_mode;
  216. unsigned long sbase, dstn_off, ldsarl, stride;
  217. unsigned short hsynp, hsynw, htcn, hdcn;
  218. unsigned short vsynp, vsynw, vtln, vdln;
  219. unsigned short lddfr, ldmtr;
  220. int ret, bpp, gray;
  221. par->rot = par->pd->rotate;
  222. /* rotate only works with xres <= 320 */
  223. if (par->rot && (vm->xres > 320)) {
  224. dev_dbg(info->dev, "rotation disabled due to display size\n");
  225. par->rot = 0;
  226. }
  227. /* calculate LCDC reg vals from display parameters */
  228. hsynp = vm->right_margin + vm->xres;
  229. hsynw = vm->hsync_len;
  230. htcn = vm->left_margin + hsynp + hsynw;
  231. hdcn = vm->xres;
  232. vsynp = vm->lower_margin + vm->yres;
  233. vsynw = vm->vsync_len;
  234. vtln = vm->upper_margin + vsynp + vsynw;
  235. vdln = vm->yres;
  236. /* get color info from register value */
  237. ret = sh7760fb_get_color_info(info->dev, par->pd->lddfr, &bpp, &gray);
  238. if (ret)
  239. return ret;
  240. dev_dbg(info->dev, "%dx%d %dbpp %s (orientation %s)\n", hdcn,
  241. vdln, bpp, gray ? "grayscale" : "color",
  242. par->rot ? "rotated" : "normal");
  243. #ifdef CONFIG_CPU_LITTLE_ENDIAN
  244. lddfr = par->pd->lddfr | (1 << 8);
  245. #else
  246. lddfr = par->pd->lddfr & ~(1 << 8);
  247. #endif
  248. ldmtr = par->pd->ldmtr;
  249. if (!(vm->sync & FB_SYNC_HOR_HIGH_ACT))
  250. ldmtr |= LDMTR_CL1POL;
  251. if (!(vm->sync & FB_SYNC_VERT_HIGH_ACT))
  252. ldmtr |= LDMTR_FLMPOL;
  253. /* shut down LCDC before changing display parameters */
  254. sh7760fb_blank(FB_BLANK_POWERDOWN, info);
  255. iowrite16(par->pd->ldickr, par->base + LDICKR); /* pixclock */
  256. iowrite16(ldmtr, par->base + LDMTR); /* polarities */
  257. iowrite16(lddfr, par->base + LDDFR); /* color/depth */
  258. iowrite16((par->rot ? 1 << 13 : 0), par->base + LDSMR); /* rotate */
  259. iowrite16(par->pd->ldpmmr, par->base + LDPMMR); /* Power Management */
  260. iowrite16(par->pd->ldpspr, par->base + LDPSPR); /* Power Supply Ctrl */
  261. /* display resolution */
  262. iowrite16(((htcn >> 3) - 1) | (((hdcn >> 3) - 1) << 8),
  263. par->base + LDHCNR);
  264. iowrite16(vdln - 1, par->base + LDVDLNR);
  265. iowrite16(vtln - 1, par->base + LDVTLNR);
  266. /* h/v sync signals */
  267. iowrite16((vsynp - 1) | ((vsynw - 1) << 12), par->base + LDVSYNR);
  268. iowrite16(((hsynp >> 3) - 1) | (((hsynw >> 3) - 1) << 12),
  269. par->base + LDHSYNR);
  270. /* AC modulation sig */
  271. iowrite16(par->pd->ldaclnr, par->base + LDACLNR);
  272. stride = (par->rot) ? vtln : hdcn;
  273. if (!gray)
  274. stride *= (bpp + 7) >> 3;
  275. else {
  276. if (bpp == 1)
  277. stride >>= 3;
  278. else if (bpp == 2)
  279. stride >>= 2;
  280. else if (bpp == 4)
  281. stride >>= 1;
  282. /* 6 bpp == 8 bpp */
  283. }
  284. /* if rotated, stride must be power of 2 */
  285. if (par->rot) {
  286. unsigned long bit = 1 << 31;
  287. while (bit) {
  288. if (stride & bit)
  289. break;
  290. bit >>= 1;
  291. }
  292. if (stride & ~bit)
  293. stride = bit << 1; /* not P-o-2, round up */
  294. }
  295. iowrite16(stride, par->base + LDLAOR);
  296. /* set display mem start address */
  297. sbase = (unsigned long)par->fbdma;
  298. if (par->rot)
  299. sbase += (hdcn - 1) * stride;
  300. iowrite32(sbase, par->base + LDSARU);
  301. /*
  302. * for DSTN need to set address for lower half.
  303. * I (mlau) don't know which address to set it to,
  304. * so I guessed at (stride * yres/2).
  305. */
  306. if (((ldmtr & 0x003f) >= LDMTR_DSTN_MONO_8) &&
  307. ((ldmtr & 0x003f) <= LDMTR_DSTN_COLOR_16)) {
  308. dev_dbg(info->dev, " ***** DSTN untested! *****\n");
  309. dstn_off = stride;
  310. if (par->rot)
  311. dstn_off *= hdcn >> 1;
  312. else
  313. dstn_off *= vdln >> 1;
  314. ldsarl = sbase + dstn_off;
  315. } else
  316. ldsarl = 0;
  317. iowrite32(ldsarl, par->base + LDSARL); /* mem for lower half of DSTN */
  318. encode_fix(&info->fix, info, stride);
  319. sh7760fb_check_var(&info->var, info);
  320. sh7760fb_blank(FB_BLANK_UNBLANK, info); /* panel on! */
  321. dev_dbg(info->dev, "hdcn : %6d htcn : %6d\n", hdcn, htcn);
  322. dev_dbg(info->dev, "hsynw : %6d hsynp : %6d\n", hsynw, hsynp);
  323. dev_dbg(info->dev, "vdln : %6d vtln : %6d\n", vdln, vtln);
  324. dev_dbg(info->dev, "vsynw : %6d vsynp : %6d\n", vsynw, vsynp);
  325. dev_dbg(info->dev, "clksrc: %6d clkdiv: %6d\n",
  326. (par->pd->ldickr >> 12) & 3, par->pd->ldickr & 0x1f);
  327. dev_dbg(info->dev, "ldpmmr: 0x%04x ldpspr: 0x%04x\n", par->pd->ldpmmr,
  328. par->pd->ldpspr);
  329. dev_dbg(info->dev, "ldmtr : 0x%04x lddfr : 0x%04x\n", ldmtr, lddfr);
  330. dev_dbg(info->dev, "ldlaor: %ld\n", stride);
  331. dev_dbg(info->dev, "ldsaru: 0x%08lx ldsarl: 0x%08lx\n", sbase, ldsarl);
  332. return 0;
  333. }
  334. static struct fb_ops sh7760fb_ops = {
  335. .owner = THIS_MODULE,
  336. .fb_blank = sh7760fb_blank,
  337. .fb_check_var = sh7760fb_check_var,
  338. .fb_setcmap = sh7760fb_setcmap,
  339. .fb_set_par = sh7760fb_set_par,
  340. .fb_fillrect = cfb_fillrect,
  341. .fb_copyarea = cfb_copyarea,
  342. .fb_imageblit = cfb_imageblit,
  343. };
  344. static void sh7760fb_free_mem(struct fb_info *info)
  345. {
  346. struct sh7760fb_par *par = info->par;
  347. if (!info->screen_base)
  348. return;
  349. dma_free_coherent(info->dev, info->screen_size,
  350. info->screen_base, par->fbdma);
  351. par->fbdma = 0;
  352. info->screen_base = NULL;
  353. info->screen_size = 0;
  354. }
  355. /* allocate the framebuffer memory. This memory must be in Area3,
  356. * (dictated by the DMA engine) and contiguous, at a 512 byte boundary.
  357. */
  358. static int sh7760fb_alloc_mem(struct fb_info *info)
  359. {
  360. struct sh7760fb_par *par = info->par;
  361. void *fbmem;
  362. unsigned long vram;
  363. int ret, bpp;
  364. if (info->screen_base)
  365. return 0;
  366. /* get color info from register value */
  367. ret = sh7760fb_get_color_info(info->dev, par->pd->lddfr, &bpp, NULL);
  368. if (ret) {
  369. printk(KERN_ERR "colinfo\n");
  370. return ret;
  371. }
  372. /* min VRAM: xres_min = 16, yres_min = 1, bpp = 1: 2byte -> 1 page
  373. max VRAM: xres_max = 1024, yres_max = 1024, bpp = 16: 2MB */
  374. vram = info->var.xres * info->var.yres;
  375. if (info->var.grayscale) {
  376. if (bpp == 1)
  377. vram >>= 3;
  378. else if (bpp == 2)
  379. vram >>= 2;
  380. else if (bpp == 4)
  381. vram >>= 1;
  382. } else if (bpp > 8)
  383. vram *= 2;
  384. if ((vram < 1) || (vram > 1024 * 2048)) {
  385. dev_dbg(info->dev, "too much VRAM required. Check settings\n");
  386. return -ENODEV;
  387. }
  388. if (vram < PAGE_SIZE)
  389. vram = PAGE_SIZE;
  390. fbmem = dma_alloc_coherent(info->dev, vram, &par->fbdma, GFP_KERNEL);
  391. if (!fbmem)
  392. return -ENOMEM;
  393. if ((par->fbdma & SH7760FB_DMA_MASK) != SH7760FB_DMA_MASK) {
  394. sh7760fb_free_mem(info);
  395. dev_err(info->dev, "kernel gave me memory at 0x%08lx, which is"
  396. "unusable for the LCDC\n", (unsigned long)par->fbdma);
  397. return -ENOMEM;
  398. }
  399. info->screen_base = fbmem;
  400. info->screen_size = vram;
  401. return 0;
  402. }
  403. static int __devinit sh7760fb_probe(struct platform_device *pdev)
  404. {
  405. struct fb_info *info;
  406. struct resource *res;
  407. struct sh7760fb_par *par;
  408. int ret;
  409. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  410. if (unlikely(res == NULL)) {
  411. dev_err(&pdev->dev, "invalid resource\n");
  412. return -EINVAL;
  413. }
  414. info = framebuffer_alloc(sizeof(struct sh7760fb_par), &pdev->dev);
  415. if (!info)
  416. return -ENOMEM;
  417. par = info->par;
  418. par->dev = pdev;
  419. par->pd = pdev->dev.platform_data;
  420. if (!par->pd) {
  421. dev_dbg(info->dev, "no display setup data!\n");
  422. ret = -ENODEV;
  423. goto out_fb;
  424. }
  425. par->ioarea = request_mem_region(res->start,
  426. (res->end - res->start), pdev->name);
  427. if (!par->ioarea) {
  428. dev_err(&pdev->dev, "mmio area busy\n");
  429. ret = -EBUSY;
  430. goto out_fb;
  431. }
  432. par->base = ioremap_nocache(res->start, res->end - res->start + 1);
  433. if (!par->base) {
  434. dev_err(&pdev->dev, "cannot remap\n");
  435. ret = -ENODEV;
  436. goto out_res;
  437. }
  438. iowrite16(0, par->base + LDINTR); /* disable vsync irq */
  439. par->irq = platform_get_irq(pdev, 0);
  440. if (par->irq >= 0) {
  441. ret = request_irq(par->irq, sh7760fb_irq, 0,
  442. "sh7760-lcdc", &par->vsync);
  443. if (ret) {
  444. dev_err(&pdev->dev, "cannot grab IRQ\n");
  445. par->irq = -ENXIO;
  446. } else
  447. disable_irq_nosync(par->irq);
  448. }
  449. fb_videomode_to_var(&info->var, par->pd->def_mode);
  450. ret = sh7760fb_alloc_mem(info);
  451. if (ret) {
  452. dev_dbg(info->dev, "framebuffer memory allocation failed!\n");
  453. goto out_unmap;
  454. }
  455. info->pseudo_palette = par->pseudo_palette;
  456. /* fixup color register bitpositions. These are fixed by hardware */
  457. info->var.red.offset = 11;
  458. info->var.red.length = 5;
  459. info->var.red.msb_right = 0;
  460. info->var.green.offset = 5;
  461. info->var.green.length = 6;
  462. info->var.green.msb_right = 0;
  463. info->var.blue.offset = 0;
  464. info->var.blue.length = 5;
  465. info->var.blue.msb_right = 0;
  466. info->var.transp.offset = 0;
  467. info->var.transp.length = 0;
  468. info->var.transp.msb_right = 0;
  469. /* set the DON2 bit now, before cmap allocation, as it will randomize
  470. * palette memory.
  471. */
  472. iowrite16(LDCNTR_DON2, par->base + LDCNTR);
  473. info->fbops = &sh7760fb_ops;
  474. ret = fb_alloc_cmap(&info->cmap, 256, 0);
  475. if (ret) {
  476. dev_dbg(info->dev, "Unable to allocate cmap memory\n");
  477. goto out_mem;
  478. }
  479. ret = register_framebuffer(info);
  480. if (ret < 0) {
  481. dev_dbg(info->dev, "cannot register fb!\n");
  482. goto out_cmap;
  483. }
  484. platform_set_drvdata(pdev, info);
  485. printk(KERN_INFO "%s: memory at phys 0x%08lx-0x%08lx, size %ld KiB\n",
  486. pdev->name,
  487. (unsigned long)par->fbdma,
  488. (unsigned long)(par->fbdma + info->screen_size - 1),
  489. info->screen_size >> 10);
  490. return 0;
  491. out_cmap:
  492. sh7760fb_blank(FB_BLANK_POWERDOWN, info);
  493. fb_dealloc_cmap(&info->cmap);
  494. out_mem:
  495. sh7760fb_free_mem(info);
  496. out_unmap:
  497. if (par->irq >= 0)
  498. free_irq(par->irq, &par->vsync);
  499. iounmap(par->base);
  500. out_res:
  501. release_resource(par->ioarea);
  502. kfree(par->ioarea);
  503. out_fb:
  504. framebuffer_release(info);
  505. return ret;
  506. }
  507. static int __devexit sh7760fb_remove(struct platform_device *dev)
  508. {
  509. struct fb_info *info = platform_get_drvdata(dev);
  510. struct sh7760fb_par *par = info->par;
  511. sh7760fb_blank(FB_BLANK_POWERDOWN, info);
  512. unregister_framebuffer(info);
  513. fb_dealloc_cmap(&info->cmap);
  514. sh7760fb_free_mem(info);
  515. if (par->irq >= 0)
  516. free_irq(par->irq, par);
  517. iounmap(par->base);
  518. release_resource(par->ioarea);
  519. kfree(par->ioarea);
  520. framebuffer_release(info);
  521. platform_set_drvdata(dev, NULL);
  522. return 0;
  523. }
  524. static struct platform_driver sh7760_lcdc_driver = {
  525. .driver = {
  526. .name = "sh7760-lcdc",
  527. .owner = THIS_MODULE,
  528. },
  529. .probe = sh7760fb_probe,
  530. .remove = __devexit_p(sh7760fb_remove),
  531. };
  532. static int __init sh7760fb_init(void)
  533. {
  534. return platform_driver_register(&sh7760_lcdc_driver);
  535. }
  536. static void __exit sh7760fb_exit(void)
  537. {
  538. platform_driver_unregister(&sh7760_lcdc_driver);
  539. }
  540. module_init(sh7760fb_init);
  541. module_exit(sh7760fb_exit);
  542. MODULE_AUTHOR("Nobuhiro Iwamatsu, Manuel Lauss");
  543. MODULE_DESCRIPTION("FBdev for SH7760/63 integrated LCD Controller");
  544. MODULE_LICENSE("GPL");