dispc.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503
  1. /*
  2. * OMAP2 display controller support
  3. *
  4. * Copyright (C) 2005 Nokia Corporation
  5. * Author: Imre Deak <imre.deak@nokia.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, write to the Free Software Foundation, Inc.,
  19. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  20. */
  21. #include <linux/kernel.h>
  22. #include <linux/dma-mapping.h>
  23. #include <linux/mm.h>
  24. #include <linux/vmalloc.h>
  25. #include <linux/clk.h>
  26. #include <linux/io.h>
  27. #include <mach/sram.h>
  28. #include <mach/omapfb.h>
  29. #include <mach/board.h>
  30. #include "dispc.h"
  31. #define MODULE_NAME "dispc"
  32. #define DSS_BASE 0x48050000
  33. #define DSS_SYSCONFIG 0x0010
  34. #define DISPC_BASE 0x48050400
  35. /* DISPC common */
  36. #define DISPC_REVISION 0x0000
  37. #define DISPC_SYSCONFIG 0x0010
  38. #define DISPC_SYSSTATUS 0x0014
  39. #define DISPC_IRQSTATUS 0x0018
  40. #define DISPC_IRQENABLE 0x001C
  41. #define DISPC_CONTROL 0x0040
  42. #define DISPC_CONFIG 0x0044
  43. #define DISPC_CAPABLE 0x0048
  44. #define DISPC_DEFAULT_COLOR0 0x004C
  45. #define DISPC_DEFAULT_COLOR1 0x0050
  46. #define DISPC_TRANS_COLOR0 0x0054
  47. #define DISPC_TRANS_COLOR1 0x0058
  48. #define DISPC_LINE_STATUS 0x005C
  49. #define DISPC_LINE_NUMBER 0x0060
  50. #define DISPC_TIMING_H 0x0064
  51. #define DISPC_TIMING_V 0x0068
  52. #define DISPC_POL_FREQ 0x006C
  53. #define DISPC_DIVISOR 0x0070
  54. #define DISPC_SIZE_DIG 0x0078
  55. #define DISPC_SIZE_LCD 0x007C
  56. #define DISPC_DATA_CYCLE1 0x01D4
  57. #define DISPC_DATA_CYCLE2 0x01D8
  58. #define DISPC_DATA_CYCLE3 0x01DC
  59. /* DISPC GFX plane */
  60. #define DISPC_GFX_BA0 0x0080
  61. #define DISPC_GFX_BA1 0x0084
  62. #define DISPC_GFX_POSITION 0x0088
  63. #define DISPC_GFX_SIZE 0x008C
  64. #define DISPC_GFX_ATTRIBUTES 0x00A0
  65. #define DISPC_GFX_FIFO_THRESHOLD 0x00A4
  66. #define DISPC_GFX_FIFO_SIZE_STATUS 0x00A8
  67. #define DISPC_GFX_ROW_INC 0x00AC
  68. #define DISPC_GFX_PIXEL_INC 0x00B0
  69. #define DISPC_GFX_WINDOW_SKIP 0x00B4
  70. #define DISPC_GFX_TABLE_BA 0x00B8
  71. /* DISPC Video plane 1/2 */
  72. #define DISPC_VID1_BASE 0x00BC
  73. #define DISPC_VID2_BASE 0x014C
  74. /* Offsets into DISPC_VID1/2_BASE */
  75. #define DISPC_VID_BA0 0x0000
  76. #define DISPC_VID_BA1 0x0004
  77. #define DISPC_VID_POSITION 0x0008
  78. #define DISPC_VID_SIZE 0x000C
  79. #define DISPC_VID_ATTRIBUTES 0x0010
  80. #define DISPC_VID_FIFO_THRESHOLD 0x0014
  81. #define DISPC_VID_FIFO_SIZE_STATUS 0x0018
  82. #define DISPC_VID_ROW_INC 0x001C
  83. #define DISPC_VID_PIXEL_INC 0x0020
  84. #define DISPC_VID_FIR 0x0024
  85. #define DISPC_VID_PICTURE_SIZE 0x0028
  86. #define DISPC_VID_ACCU0 0x002C
  87. #define DISPC_VID_ACCU1 0x0030
  88. /* 8 elements in 8 byte increments */
  89. #define DISPC_VID_FIR_COEF_H0 0x0034
  90. /* 8 elements in 8 byte increments */
  91. #define DISPC_VID_FIR_COEF_HV0 0x0038
  92. /* 5 elements in 4 byte increments */
  93. #define DISPC_VID_CONV_COEF0 0x0074
  94. #define DISPC_IRQ_FRAMEMASK 0x0001
  95. #define DISPC_IRQ_VSYNC 0x0002
  96. #define DISPC_IRQ_EVSYNC_EVEN 0x0004
  97. #define DISPC_IRQ_EVSYNC_ODD 0x0008
  98. #define DISPC_IRQ_ACBIAS_COUNT_STAT 0x0010
  99. #define DISPC_IRQ_PROG_LINE_NUM 0x0020
  100. #define DISPC_IRQ_GFX_FIFO_UNDERFLOW 0x0040
  101. #define DISPC_IRQ_GFX_END_WIN 0x0080
  102. #define DISPC_IRQ_PAL_GAMMA_MASK 0x0100
  103. #define DISPC_IRQ_OCP_ERR 0x0200
  104. #define DISPC_IRQ_VID1_FIFO_UNDERFLOW 0x0400
  105. #define DISPC_IRQ_VID1_END_WIN 0x0800
  106. #define DISPC_IRQ_VID2_FIFO_UNDERFLOW 0x1000
  107. #define DISPC_IRQ_VID2_END_WIN 0x2000
  108. #define DISPC_IRQ_SYNC_LOST 0x4000
  109. #define DISPC_IRQ_MASK_ALL 0x7fff
  110. #define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
  111. DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
  112. DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
  113. DISPC_IRQ_SYNC_LOST)
  114. #define RFBI_CONTROL 0x48050040
  115. #define MAX_PALETTE_SIZE (256 * 16)
  116. #define FLD_MASK(pos, len) (((1 << len) - 1) << pos)
  117. #define MOD_REG_FLD(reg, mask, val) \
  118. dispc_write_reg((reg), (dispc_read_reg(reg) & ~(mask)) | (val));
  119. #define OMAP2_SRAM_START 0x40200000
  120. /* Maximum size, in reality this is smaller if SRAM is partially locked. */
  121. #define OMAP2_SRAM_SIZE 0xa0000 /* 640k */
  122. /* We support the SDRAM / SRAM types. See OMAPFB_PLANE_MEMTYPE_* in omapfb.h */
  123. #define DISPC_MEMTYPE_NUM 2
  124. #define RESMAP_SIZE(_page_cnt) \
  125. ((_page_cnt + (sizeof(unsigned long) * 8) - 1) / 8)
  126. #define RESMAP_PTR(_res_map, _page_nr) \
  127. (((_res_map)->map) + (_page_nr) / (sizeof(unsigned long) * 8))
  128. #define RESMAP_MASK(_page_nr) \
  129. (1 << ((_page_nr) & (sizeof(unsigned long) * 8 - 1)))
  130. struct resmap {
  131. unsigned long start;
  132. unsigned page_cnt;
  133. unsigned long *map;
  134. };
  135. static struct {
  136. u32 base;
  137. struct omapfb_mem_desc mem_desc;
  138. struct resmap *res_map[DISPC_MEMTYPE_NUM];
  139. atomic_t map_count[OMAPFB_PLANE_NUM];
  140. dma_addr_t palette_paddr;
  141. void *palette_vaddr;
  142. int ext_mode;
  143. unsigned long enabled_irqs;
  144. void (*irq_callback)(void *);
  145. void *irq_callback_data;
  146. struct completion frame_done;
  147. int fir_hinc[OMAPFB_PLANE_NUM];
  148. int fir_vinc[OMAPFB_PLANE_NUM];
  149. struct clk *dss_ick, *dss1_fck;
  150. struct clk *dss_54m_fck;
  151. enum omapfb_update_mode update_mode;
  152. struct omapfb_device *fbdev;
  153. struct omapfb_color_key color_key;
  154. } dispc;
  155. static void enable_lcd_clocks(int enable);
  156. static void inline dispc_write_reg(int idx, u32 val)
  157. {
  158. __raw_writel(val, dispc.base + idx);
  159. }
  160. static u32 inline dispc_read_reg(int idx)
  161. {
  162. u32 l = __raw_readl(dispc.base + idx);
  163. return l;
  164. }
  165. /* Select RFBI or bypass mode */
  166. static void enable_rfbi_mode(int enable)
  167. {
  168. u32 l;
  169. l = dispc_read_reg(DISPC_CONTROL);
  170. /* Enable RFBI, GPIO0/1 */
  171. l &= ~((1 << 11) | (1 << 15) | (1 << 16));
  172. l |= enable ? (1 << 11) : 0;
  173. /* RFBI En: GPIO0/1=10 RFBI Dis: GPIO0/1=11 */
  174. l |= 1 << 15;
  175. l |= enable ? 0 : (1 << 16);
  176. dispc_write_reg(DISPC_CONTROL, l);
  177. /* Set bypass mode in RFBI module */
  178. l = __raw_readl(io_p2v(RFBI_CONTROL));
  179. l |= enable ? 0 : (1 << 1);
  180. __raw_writel(l, io_p2v(RFBI_CONTROL));
  181. }
  182. static void set_lcd_data_lines(int data_lines)
  183. {
  184. u32 l;
  185. int code = 0;
  186. switch (data_lines) {
  187. case 12:
  188. code = 0;
  189. break;
  190. case 16:
  191. code = 1;
  192. break;
  193. case 18:
  194. code = 2;
  195. break;
  196. case 24:
  197. code = 3;
  198. break;
  199. default:
  200. BUG();
  201. }
  202. l = dispc_read_reg(DISPC_CONTROL);
  203. l &= ~(0x03 << 8);
  204. l |= code << 8;
  205. dispc_write_reg(DISPC_CONTROL, l);
  206. }
  207. static void set_load_mode(int mode)
  208. {
  209. BUG_ON(mode & ~(DISPC_LOAD_CLUT_ONLY | DISPC_LOAD_FRAME_ONLY |
  210. DISPC_LOAD_CLUT_ONCE_FRAME));
  211. MOD_REG_FLD(DISPC_CONFIG, 0x03 << 1, mode << 1);
  212. }
  213. void omap_dispc_set_lcd_size(int x, int y)
  214. {
  215. BUG_ON((x > (1 << 11)) || (y > (1 << 11)));
  216. enable_lcd_clocks(1);
  217. MOD_REG_FLD(DISPC_SIZE_LCD, FLD_MASK(16, 11) | FLD_MASK(0, 11),
  218. ((y - 1) << 16) | (x - 1));
  219. enable_lcd_clocks(0);
  220. }
  221. EXPORT_SYMBOL(omap_dispc_set_lcd_size);
  222. void omap_dispc_set_digit_size(int x, int y)
  223. {
  224. BUG_ON((x > (1 << 11)) || (y > (1 << 11)));
  225. enable_lcd_clocks(1);
  226. MOD_REG_FLD(DISPC_SIZE_DIG, FLD_MASK(16, 11) | FLD_MASK(0, 11),
  227. ((y - 1) << 16) | (x - 1));
  228. enable_lcd_clocks(0);
  229. }
  230. EXPORT_SYMBOL(omap_dispc_set_digit_size);
  231. static void setup_plane_fifo(int plane, int ext_mode)
  232. {
  233. const u32 ftrs_reg[] = { DISPC_GFX_FIFO_THRESHOLD,
  234. DISPC_VID1_BASE + DISPC_VID_FIFO_THRESHOLD,
  235. DISPC_VID2_BASE + DISPC_VID_FIFO_THRESHOLD };
  236. const u32 fsz_reg[] = { DISPC_GFX_FIFO_SIZE_STATUS,
  237. DISPC_VID1_BASE + DISPC_VID_FIFO_SIZE_STATUS,
  238. DISPC_VID2_BASE + DISPC_VID_FIFO_SIZE_STATUS };
  239. int low, high;
  240. u32 l;
  241. BUG_ON(plane > 2);
  242. l = dispc_read_reg(fsz_reg[plane]);
  243. l &= FLD_MASK(0, 9);
  244. if (ext_mode) {
  245. low = l * 3 / 4;
  246. high = l;
  247. } else {
  248. low = l / 4;
  249. high = l * 3 / 4;
  250. }
  251. MOD_REG_FLD(ftrs_reg[plane], FLD_MASK(16, 9) | FLD_MASK(0, 9),
  252. (high << 16) | low);
  253. }
  254. void omap_dispc_enable_lcd_out(int enable)
  255. {
  256. enable_lcd_clocks(1);
  257. MOD_REG_FLD(DISPC_CONTROL, 1, enable ? 1 : 0);
  258. enable_lcd_clocks(0);
  259. }
  260. EXPORT_SYMBOL(omap_dispc_enable_lcd_out);
  261. void omap_dispc_enable_digit_out(int enable)
  262. {
  263. enable_lcd_clocks(1);
  264. MOD_REG_FLD(DISPC_CONTROL, 1 << 1, enable ? 1 << 1 : 0);
  265. enable_lcd_clocks(0);
  266. }
  267. EXPORT_SYMBOL(omap_dispc_enable_digit_out);
  268. static inline int _setup_plane(int plane, int channel_out,
  269. u32 paddr, int screen_width,
  270. int pos_x, int pos_y, int width, int height,
  271. int color_mode)
  272. {
  273. const u32 at_reg[] = { DISPC_GFX_ATTRIBUTES,
  274. DISPC_VID1_BASE + DISPC_VID_ATTRIBUTES,
  275. DISPC_VID2_BASE + DISPC_VID_ATTRIBUTES };
  276. const u32 ba_reg[] = { DISPC_GFX_BA0, DISPC_VID1_BASE + DISPC_VID_BA0,
  277. DISPC_VID2_BASE + DISPC_VID_BA0 };
  278. const u32 ps_reg[] = { DISPC_GFX_POSITION,
  279. DISPC_VID1_BASE + DISPC_VID_POSITION,
  280. DISPC_VID2_BASE + DISPC_VID_POSITION };
  281. const u32 sz_reg[] = { DISPC_GFX_SIZE,
  282. DISPC_VID1_BASE + DISPC_VID_PICTURE_SIZE,
  283. DISPC_VID2_BASE + DISPC_VID_PICTURE_SIZE };
  284. const u32 ri_reg[] = { DISPC_GFX_ROW_INC,
  285. DISPC_VID1_BASE + DISPC_VID_ROW_INC,
  286. DISPC_VID2_BASE + DISPC_VID_ROW_INC };
  287. const u32 vs_reg[] = { 0, DISPC_VID1_BASE + DISPC_VID_SIZE,
  288. DISPC_VID2_BASE + DISPC_VID_SIZE };
  289. int chout_shift, burst_shift;
  290. int chout_val;
  291. int color_code;
  292. int bpp;
  293. int cconv_en;
  294. int set_vsize;
  295. u32 l;
  296. #ifdef VERBOSE
  297. dev_dbg(dispc.fbdev->dev, "plane %d channel %d paddr %#08x scr_width %d"
  298. " pos_x %d pos_y %d width %d height %d color_mode %d\n",
  299. plane, channel_out, paddr, screen_width, pos_x, pos_y,
  300. width, height, color_mode);
  301. #endif
  302. set_vsize = 0;
  303. switch (plane) {
  304. case OMAPFB_PLANE_GFX:
  305. burst_shift = 6;
  306. chout_shift = 8;
  307. break;
  308. case OMAPFB_PLANE_VID1:
  309. case OMAPFB_PLANE_VID2:
  310. burst_shift = 14;
  311. chout_shift = 16;
  312. set_vsize = 1;
  313. break;
  314. default:
  315. return -EINVAL;
  316. }
  317. switch (channel_out) {
  318. case OMAPFB_CHANNEL_OUT_LCD:
  319. chout_val = 0;
  320. break;
  321. case OMAPFB_CHANNEL_OUT_DIGIT:
  322. chout_val = 1;
  323. break;
  324. default:
  325. return -EINVAL;
  326. }
  327. cconv_en = 0;
  328. switch (color_mode) {
  329. case OMAPFB_COLOR_RGB565:
  330. color_code = DISPC_RGB_16_BPP;
  331. bpp = 16;
  332. break;
  333. case OMAPFB_COLOR_YUV422:
  334. if (plane == 0)
  335. return -EINVAL;
  336. color_code = DISPC_UYVY_422;
  337. cconv_en = 1;
  338. bpp = 16;
  339. break;
  340. case OMAPFB_COLOR_YUY422:
  341. if (plane == 0)
  342. return -EINVAL;
  343. color_code = DISPC_YUV2_422;
  344. cconv_en = 1;
  345. bpp = 16;
  346. break;
  347. default:
  348. return -EINVAL;
  349. }
  350. l = dispc_read_reg(at_reg[plane]);
  351. l &= ~(0x0f << 1);
  352. l |= color_code << 1;
  353. l &= ~(1 << 9);
  354. l |= cconv_en << 9;
  355. l &= ~(0x03 << burst_shift);
  356. l |= DISPC_BURST_8x32 << burst_shift;
  357. l &= ~(1 << chout_shift);
  358. l |= chout_val << chout_shift;
  359. dispc_write_reg(at_reg[plane], l);
  360. dispc_write_reg(ba_reg[plane], paddr);
  361. MOD_REG_FLD(ps_reg[plane],
  362. FLD_MASK(16, 11) | FLD_MASK(0, 11), (pos_y << 16) | pos_x);
  363. MOD_REG_FLD(sz_reg[plane], FLD_MASK(16, 11) | FLD_MASK(0, 11),
  364. ((height - 1) << 16) | (width - 1));
  365. if (set_vsize) {
  366. /* Set video size if set_scale hasn't set it */
  367. if (!dispc.fir_vinc[plane])
  368. MOD_REG_FLD(vs_reg[plane],
  369. FLD_MASK(16, 11), (height - 1) << 16);
  370. if (!dispc.fir_hinc[plane])
  371. MOD_REG_FLD(vs_reg[plane],
  372. FLD_MASK(0, 11), width - 1);
  373. }
  374. dispc_write_reg(ri_reg[plane], (screen_width - width) * bpp / 8 + 1);
  375. return height * screen_width * bpp / 8;
  376. }
  377. static int omap_dispc_setup_plane(int plane, int channel_out,
  378. unsigned long offset,
  379. int screen_width,
  380. int pos_x, int pos_y, int width, int height,
  381. int color_mode)
  382. {
  383. u32 paddr;
  384. int r;
  385. if ((unsigned)plane > dispc.mem_desc.region_cnt)
  386. return -EINVAL;
  387. paddr = dispc.mem_desc.region[plane].paddr + offset;
  388. enable_lcd_clocks(1);
  389. r = _setup_plane(plane, channel_out, paddr,
  390. screen_width,
  391. pos_x, pos_y, width, height, color_mode);
  392. enable_lcd_clocks(0);
  393. return r;
  394. }
  395. static void write_firh_reg(int plane, int reg, u32 value)
  396. {
  397. u32 base;
  398. if (plane == 1)
  399. base = DISPC_VID1_BASE + DISPC_VID_FIR_COEF_H0;
  400. else
  401. base = DISPC_VID2_BASE + DISPC_VID_FIR_COEF_H0;
  402. dispc_write_reg(base + reg * 8, value);
  403. }
  404. static void write_firhv_reg(int plane, int reg, u32 value)
  405. {
  406. u32 base;
  407. if (plane == 1)
  408. base = DISPC_VID1_BASE + DISPC_VID_FIR_COEF_HV0;
  409. else
  410. base = DISPC_VID2_BASE + DISPC_VID_FIR_COEF_HV0;
  411. dispc_write_reg(base + reg * 8, value);
  412. }
  413. static void set_upsampling_coef_table(int plane)
  414. {
  415. const u32 coef[][2] = {
  416. { 0x00800000, 0x00800000 },
  417. { 0x0D7CF800, 0x037B02FF },
  418. { 0x1E70F5FF, 0x0C6F05FE },
  419. { 0x335FF5FE, 0x205907FB },
  420. { 0xF74949F7, 0x00404000 },
  421. { 0xF55F33FB, 0x075920FE },
  422. { 0xF5701EFE, 0x056F0CFF },
  423. { 0xF87C0DFF, 0x027B0300 },
  424. };
  425. int i;
  426. for (i = 0; i < 8; i++) {
  427. write_firh_reg(plane, i, coef[i][0]);
  428. write_firhv_reg(plane, i, coef[i][1]);
  429. }
  430. }
  431. static int omap_dispc_set_scale(int plane,
  432. int orig_width, int orig_height,
  433. int out_width, int out_height)
  434. {
  435. const u32 at_reg[] = { 0, DISPC_VID1_BASE + DISPC_VID_ATTRIBUTES,
  436. DISPC_VID2_BASE + DISPC_VID_ATTRIBUTES };
  437. const u32 vs_reg[] = { 0, DISPC_VID1_BASE + DISPC_VID_SIZE,
  438. DISPC_VID2_BASE + DISPC_VID_SIZE };
  439. const u32 fir_reg[] = { 0, DISPC_VID1_BASE + DISPC_VID_FIR,
  440. DISPC_VID2_BASE + DISPC_VID_FIR };
  441. u32 l;
  442. int fir_hinc;
  443. int fir_vinc;
  444. if ((unsigned)plane > OMAPFB_PLANE_NUM)
  445. return -ENODEV;
  446. if (plane == OMAPFB_PLANE_GFX &&
  447. (out_width != orig_width || out_height != orig_height))
  448. return -EINVAL;
  449. enable_lcd_clocks(1);
  450. if (orig_width < out_width) {
  451. /*
  452. * Upsampling.
  453. * Currently you can only scale both dimensions in one way.
  454. */
  455. if (orig_height > out_height ||
  456. orig_width * 8 < out_width ||
  457. orig_height * 8 < out_height) {
  458. enable_lcd_clocks(0);
  459. return -EINVAL;
  460. }
  461. set_upsampling_coef_table(plane);
  462. } else if (orig_width > out_width) {
  463. /* Downsampling not yet supported
  464. */
  465. enable_lcd_clocks(0);
  466. return -EINVAL;
  467. }
  468. if (!orig_width || orig_width == out_width)
  469. fir_hinc = 0;
  470. else
  471. fir_hinc = 1024 * orig_width / out_width;
  472. if (!orig_height || orig_height == out_height)
  473. fir_vinc = 0;
  474. else
  475. fir_vinc = 1024 * orig_height / out_height;
  476. dispc.fir_hinc[plane] = fir_hinc;
  477. dispc.fir_vinc[plane] = fir_vinc;
  478. MOD_REG_FLD(fir_reg[plane],
  479. FLD_MASK(16, 12) | FLD_MASK(0, 12),
  480. ((fir_vinc & 4095) << 16) |
  481. (fir_hinc & 4095));
  482. dev_dbg(dispc.fbdev->dev, "out_width %d out_height %d orig_width %d "
  483. "orig_height %d fir_hinc %d fir_vinc %d\n",
  484. out_width, out_height, orig_width, orig_height,
  485. fir_hinc, fir_vinc);
  486. MOD_REG_FLD(vs_reg[plane],
  487. FLD_MASK(16, 11) | FLD_MASK(0, 11),
  488. ((out_height - 1) << 16) | (out_width - 1));
  489. l = dispc_read_reg(at_reg[plane]);
  490. l &= ~(0x03 << 5);
  491. l |= fir_hinc ? (1 << 5) : 0;
  492. l |= fir_vinc ? (1 << 6) : 0;
  493. dispc_write_reg(at_reg[plane], l);
  494. enable_lcd_clocks(0);
  495. return 0;
  496. }
  497. static int omap_dispc_enable_plane(int plane, int enable)
  498. {
  499. const u32 at_reg[] = { DISPC_GFX_ATTRIBUTES,
  500. DISPC_VID1_BASE + DISPC_VID_ATTRIBUTES,
  501. DISPC_VID2_BASE + DISPC_VID_ATTRIBUTES };
  502. if ((unsigned int)plane > dispc.mem_desc.region_cnt)
  503. return -EINVAL;
  504. enable_lcd_clocks(1);
  505. MOD_REG_FLD(at_reg[plane], 1, enable ? 1 : 0);
  506. enable_lcd_clocks(0);
  507. return 0;
  508. }
  509. static int omap_dispc_set_color_key(struct omapfb_color_key *ck)
  510. {
  511. u32 df_reg, tr_reg;
  512. int shift, val;
  513. switch (ck->channel_out) {
  514. case OMAPFB_CHANNEL_OUT_LCD:
  515. df_reg = DISPC_DEFAULT_COLOR0;
  516. tr_reg = DISPC_TRANS_COLOR0;
  517. shift = 10;
  518. break;
  519. case OMAPFB_CHANNEL_OUT_DIGIT:
  520. df_reg = DISPC_DEFAULT_COLOR1;
  521. tr_reg = DISPC_TRANS_COLOR1;
  522. shift = 12;
  523. break;
  524. default:
  525. return -EINVAL;
  526. }
  527. switch (ck->key_type) {
  528. case OMAPFB_COLOR_KEY_DISABLED:
  529. val = 0;
  530. break;
  531. case OMAPFB_COLOR_KEY_GFX_DST:
  532. val = 1;
  533. break;
  534. case OMAPFB_COLOR_KEY_VID_SRC:
  535. val = 3;
  536. break;
  537. default:
  538. return -EINVAL;
  539. }
  540. enable_lcd_clocks(1);
  541. MOD_REG_FLD(DISPC_CONFIG, FLD_MASK(shift, 2), val << shift);
  542. if (val != 0)
  543. dispc_write_reg(tr_reg, ck->trans_key);
  544. dispc_write_reg(df_reg, ck->background);
  545. enable_lcd_clocks(0);
  546. dispc.color_key = *ck;
  547. return 0;
  548. }
  549. static int omap_dispc_get_color_key(struct omapfb_color_key *ck)
  550. {
  551. *ck = dispc.color_key;
  552. return 0;
  553. }
  554. static void load_palette(void)
  555. {
  556. }
  557. static int omap_dispc_set_update_mode(enum omapfb_update_mode mode)
  558. {
  559. int r = 0;
  560. if (mode != dispc.update_mode) {
  561. switch (mode) {
  562. case OMAPFB_AUTO_UPDATE:
  563. case OMAPFB_MANUAL_UPDATE:
  564. enable_lcd_clocks(1);
  565. omap_dispc_enable_lcd_out(1);
  566. dispc.update_mode = mode;
  567. break;
  568. case OMAPFB_UPDATE_DISABLED:
  569. init_completion(&dispc.frame_done);
  570. omap_dispc_enable_lcd_out(0);
  571. if (!wait_for_completion_timeout(&dispc.frame_done,
  572. msecs_to_jiffies(500))) {
  573. dev_err(dispc.fbdev->dev,
  574. "timeout waiting for FRAME DONE\n");
  575. }
  576. dispc.update_mode = mode;
  577. enable_lcd_clocks(0);
  578. break;
  579. default:
  580. r = -EINVAL;
  581. }
  582. }
  583. return r;
  584. }
  585. static void omap_dispc_get_caps(int plane, struct omapfb_caps *caps)
  586. {
  587. caps->ctrl |= OMAPFB_CAPS_PLANE_RELOCATE_MEM;
  588. if (plane > 0)
  589. caps->ctrl |= OMAPFB_CAPS_PLANE_SCALE;
  590. caps->plane_color |= (1 << OMAPFB_COLOR_RGB565) |
  591. (1 << OMAPFB_COLOR_YUV422) |
  592. (1 << OMAPFB_COLOR_YUY422);
  593. if (plane == 0)
  594. caps->plane_color |= (1 << OMAPFB_COLOR_CLUT_8BPP) |
  595. (1 << OMAPFB_COLOR_CLUT_4BPP) |
  596. (1 << OMAPFB_COLOR_CLUT_2BPP) |
  597. (1 << OMAPFB_COLOR_CLUT_1BPP) |
  598. (1 << OMAPFB_COLOR_RGB444);
  599. }
  600. static enum omapfb_update_mode omap_dispc_get_update_mode(void)
  601. {
  602. return dispc.update_mode;
  603. }
  604. static void setup_color_conv_coef(void)
  605. {
  606. u32 mask = FLD_MASK(16, 11) | FLD_MASK(0, 11);
  607. int cf1_reg = DISPC_VID1_BASE + DISPC_VID_CONV_COEF0;
  608. int cf2_reg = DISPC_VID2_BASE + DISPC_VID_CONV_COEF0;
  609. int at1_reg = DISPC_VID1_BASE + DISPC_VID_ATTRIBUTES;
  610. int at2_reg = DISPC_VID2_BASE + DISPC_VID_ATTRIBUTES;
  611. const struct color_conv_coef {
  612. int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
  613. int full_range;
  614. } ctbl_bt601_5 = {
  615. 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
  616. };
  617. const struct color_conv_coef *ct;
  618. #define CVAL(x, y) (((x & 2047) << 16) | (y & 2047))
  619. ct = &ctbl_bt601_5;
  620. MOD_REG_FLD(cf1_reg, mask, CVAL(ct->rcr, ct->ry));
  621. MOD_REG_FLD(cf1_reg + 4, mask, CVAL(ct->gy, ct->rcb));
  622. MOD_REG_FLD(cf1_reg + 8, mask, CVAL(ct->gcb, ct->gcr));
  623. MOD_REG_FLD(cf1_reg + 12, mask, CVAL(ct->bcr, ct->by));
  624. MOD_REG_FLD(cf1_reg + 16, mask, CVAL(0, ct->bcb));
  625. MOD_REG_FLD(cf2_reg, mask, CVAL(ct->rcr, ct->ry));
  626. MOD_REG_FLD(cf2_reg + 4, mask, CVAL(ct->gy, ct->rcb));
  627. MOD_REG_FLD(cf2_reg + 8, mask, CVAL(ct->gcb, ct->gcr));
  628. MOD_REG_FLD(cf2_reg + 12, mask, CVAL(ct->bcr, ct->by));
  629. MOD_REG_FLD(cf2_reg + 16, mask, CVAL(0, ct->bcb));
  630. #undef CVAL
  631. MOD_REG_FLD(at1_reg, (1 << 11), ct->full_range);
  632. MOD_REG_FLD(at2_reg, (1 << 11), ct->full_range);
  633. }
  634. static void calc_ck_div(int is_tft, int pck, int *lck_div, int *pck_div)
  635. {
  636. unsigned long fck, lck;
  637. *lck_div = 1;
  638. pck = max(1, pck);
  639. fck = clk_get_rate(dispc.dss1_fck);
  640. lck = fck;
  641. *pck_div = (lck + pck - 1) / pck;
  642. if (is_tft)
  643. *pck_div = max(2, *pck_div);
  644. else
  645. *pck_div = max(3, *pck_div);
  646. if (*pck_div > 255) {
  647. *pck_div = 255;
  648. lck = pck * *pck_div;
  649. *lck_div = fck / lck;
  650. BUG_ON(*lck_div < 1);
  651. if (*lck_div > 255) {
  652. *lck_div = 255;
  653. dev_warn(dispc.fbdev->dev, "pixclock %d kHz too low.\n",
  654. pck / 1000);
  655. }
  656. }
  657. }
  658. static void set_lcd_tft_mode(int enable)
  659. {
  660. u32 mask;
  661. mask = 1 << 3;
  662. MOD_REG_FLD(DISPC_CONTROL, mask, enable ? mask : 0);
  663. }
  664. static void set_lcd_timings(void)
  665. {
  666. u32 l;
  667. int lck_div, pck_div;
  668. struct lcd_panel *panel = dispc.fbdev->panel;
  669. int is_tft = panel->config & OMAP_LCDC_PANEL_TFT;
  670. unsigned long fck;
  671. l = dispc_read_reg(DISPC_TIMING_H);
  672. l &= ~(FLD_MASK(0, 6) | FLD_MASK(8, 8) | FLD_MASK(20, 8));
  673. l |= ( max(1, (min(64, panel->hsw))) - 1 ) << 0;
  674. l |= ( max(1, (min(256, panel->hfp))) - 1 ) << 8;
  675. l |= ( max(1, (min(256, panel->hbp))) - 1 ) << 20;
  676. dispc_write_reg(DISPC_TIMING_H, l);
  677. l = dispc_read_reg(DISPC_TIMING_V);
  678. l &= ~(FLD_MASK(0, 6) | FLD_MASK(8, 8) | FLD_MASK(20, 8));
  679. l |= ( max(1, (min(64, panel->vsw))) - 1 ) << 0;
  680. l |= ( max(0, (min(255, panel->vfp))) - 0 ) << 8;
  681. l |= ( max(0, (min(255, panel->vbp))) - 0 ) << 20;
  682. dispc_write_reg(DISPC_TIMING_V, l);
  683. l = dispc_read_reg(DISPC_POL_FREQ);
  684. l &= ~FLD_MASK(12, 6);
  685. l |= (panel->config & OMAP_LCDC_SIGNAL_MASK) << 12;
  686. l |= panel->acb & 0xff;
  687. dispc_write_reg(DISPC_POL_FREQ, l);
  688. calc_ck_div(is_tft, panel->pixel_clock * 1000, &lck_div, &pck_div);
  689. l = dispc_read_reg(DISPC_DIVISOR);
  690. l &= ~(FLD_MASK(16, 8) | FLD_MASK(0, 8));
  691. l |= (lck_div << 16) | (pck_div << 0);
  692. dispc_write_reg(DISPC_DIVISOR, l);
  693. /* update panel info with the exact clock */
  694. fck = clk_get_rate(dispc.dss1_fck);
  695. panel->pixel_clock = fck / lck_div / pck_div / 1000;
  696. }
  697. int omap_dispc_request_irq(void (*callback)(void *data), void *data)
  698. {
  699. int r = 0;
  700. BUG_ON(callback == NULL);
  701. if (dispc.irq_callback)
  702. r = -EBUSY;
  703. else {
  704. dispc.irq_callback = callback;
  705. dispc.irq_callback_data = data;
  706. }
  707. return r;
  708. }
  709. EXPORT_SYMBOL(omap_dispc_request_irq);
  710. void omap_dispc_enable_irqs(int irq_mask)
  711. {
  712. enable_lcd_clocks(1);
  713. dispc.enabled_irqs = irq_mask;
  714. irq_mask |= DISPC_IRQ_MASK_ERROR;
  715. MOD_REG_FLD(DISPC_IRQENABLE, 0x7fff, irq_mask);
  716. enable_lcd_clocks(0);
  717. }
  718. EXPORT_SYMBOL(omap_dispc_enable_irqs);
  719. void omap_dispc_disable_irqs(int irq_mask)
  720. {
  721. enable_lcd_clocks(1);
  722. dispc.enabled_irqs &= ~irq_mask;
  723. irq_mask &= ~DISPC_IRQ_MASK_ERROR;
  724. MOD_REG_FLD(DISPC_IRQENABLE, 0x7fff, irq_mask);
  725. enable_lcd_clocks(0);
  726. }
  727. EXPORT_SYMBOL(omap_dispc_disable_irqs);
  728. void omap_dispc_free_irq(void)
  729. {
  730. enable_lcd_clocks(1);
  731. omap_dispc_disable_irqs(DISPC_IRQ_MASK_ALL);
  732. dispc.irq_callback = NULL;
  733. dispc.irq_callback_data = NULL;
  734. enable_lcd_clocks(0);
  735. }
  736. EXPORT_SYMBOL(omap_dispc_free_irq);
  737. static irqreturn_t omap_dispc_irq_handler(int irq, void *dev)
  738. {
  739. u32 stat = dispc_read_reg(DISPC_IRQSTATUS);
  740. if (stat & DISPC_IRQ_FRAMEMASK)
  741. complete(&dispc.frame_done);
  742. if (stat & DISPC_IRQ_MASK_ERROR) {
  743. if (printk_ratelimit()) {
  744. dev_err(dispc.fbdev->dev, "irq error status %04x\n",
  745. stat & 0x7fff);
  746. }
  747. }
  748. if ((stat & dispc.enabled_irqs) && dispc.irq_callback)
  749. dispc.irq_callback(dispc.irq_callback_data);
  750. dispc_write_reg(DISPC_IRQSTATUS, stat);
  751. return IRQ_HANDLED;
  752. }
  753. static int get_dss_clocks(void)
  754. {
  755. if (IS_ERR((dispc.dss_ick = clk_get(dispc.fbdev->dev, "dss_ick")))) {
  756. dev_err(dispc.fbdev->dev, "can't get dss_ick\n");
  757. return PTR_ERR(dispc.dss_ick);
  758. }
  759. if (IS_ERR((dispc.dss1_fck = clk_get(dispc.fbdev->dev, "dss1_fck")))) {
  760. dev_err(dispc.fbdev->dev, "can't get dss1_fck\n");
  761. clk_put(dispc.dss_ick);
  762. return PTR_ERR(dispc.dss1_fck);
  763. }
  764. if (IS_ERR((dispc.dss_54m_fck =
  765. clk_get(dispc.fbdev->dev, "dss_54m_fck")))) {
  766. dev_err(dispc.fbdev->dev, "can't get dss_54m_fck\n");
  767. clk_put(dispc.dss_ick);
  768. clk_put(dispc.dss1_fck);
  769. return PTR_ERR(dispc.dss_54m_fck);
  770. }
  771. return 0;
  772. }
  773. static void put_dss_clocks(void)
  774. {
  775. clk_put(dispc.dss_54m_fck);
  776. clk_put(dispc.dss1_fck);
  777. clk_put(dispc.dss_ick);
  778. }
  779. static void enable_lcd_clocks(int enable)
  780. {
  781. if (enable)
  782. clk_enable(dispc.dss1_fck);
  783. else
  784. clk_disable(dispc.dss1_fck);
  785. }
  786. static void enable_interface_clocks(int enable)
  787. {
  788. if (enable)
  789. clk_enable(dispc.dss_ick);
  790. else
  791. clk_disable(dispc.dss_ick);
  792. }
  793. static void enable_digit_clocks(int enable)
  794. {
  795. if (enable)
  796. clk_enable(dispc.dss_54m_fck);
  797. else
  798. clk_disable(dispc.dss_54m_fck);
  799. }
  800. static void omap_dispc_suspend(void)
  801. {
  802. if (dispc.update_mode == OMAPFB_AUTO_UPDATE) {
  803. init_completion(&dispc.frame_done);
  804. omap_dispc_enable_lcd_out(0);
  805. if (!wait_for_completion_timeout(&dispc.frame_done,
  806. msecs_to_jiffies(500))) {
  807. dev_err(dispc.fbdev->dev,
  808. "timeout waiting for FRAME DONE\n");
  809. }
  810. enable_lcd_clocks(0);
  811. }
  812. }
  813. static void omap_dispc_resume(void)
  814. {
  815. if (dispc.update_mode == OMAPFB_AUTO_UPDATE) {
  816. enable_lcd_clocks(1);
  817. if (!dispc.ext_mode) {
  818. set_lcd_timings();
  819. load_palette();
  820. }
  821. omap_dispc_enable_lcd_out(1);
  822. }
  823. }
  824. static int omap_dispc_update_window(struct fb_info *fbi,
  825. struct omapfb_update_window *win,
  826. void (*complete_callback)(void *arg),
  827. void *complete_callback_data)
  828. {
  829. return dispc.update_mode == OMAPFB_UPDATE_DISABLED ? -ENODEV : 0;
  830. }
  831. static int mmap_kern(struct omapfb_mem_region *region)
  832. {
  833. struct vm_struct *kvma;
  834. struct vm_area_struct vma;
  835. pgprot_t pgprot;
  836. unsigned long vaddr;
  837. kvma = get_vm_area(region->size, VM_IOREMAP);
  838. if (kvma == NULL) {
  839. dev_err(dispc.fbdev->dev, "can't get kernel vm area\n");
  840. return -ENOMEM;
  841. }
  842. vma.vm_mm = &init_mm;
  843. vaddr = (unsigned long)kvma->addr;
  844. pgprot = pgprot_writecombine(pgprot_kernel);
  845. vma.vm_start = vaddr;
  846. vma.vm_end = vaddr + region->size;
  847. if (io_remap_pfn_range(&vma, vaddr, region->paddr >> PAGE_SHIFT,
  848. region->size, pgprot) < 0) {
  849. dev_err(dispc.fbdev->dev, "kernel mmap for FBMEM failed\n");
  850. return -EAGAIN;
  851. }
  852. region->vaddr = (void *)vaddr;
  853. return 0;
  854. }
  855. static void mmap_user_open(struct vm_area_struct *vma)
  856. {
  857. int plane = (int)vma->vm_private_data;
  858. atomic_inc(&dispc.map_count[plane]);
  859. }
  860. static void mmap_user_close(struct vm_area_struct *vma)
  861. {
  862. int plane = (int)vma->vm_private_data;
  863. atomic_dec(&dispc.map_count[plane]);
  864. }
  865. static struct vm_operations_struct mmap_user_ops = {
  866. .open = mmap_user_open,
  867. .close = mmap_user_close,
  868. };
  869. static int omap_dispc_mmap_user(struct fb_info *info,
  870. struct vm_area_struct *vma)
  871. {
  872. struct omapfb_plane_struct *plane = info->par;
  873. unsigned long off;
  874. unsigned long start;
  875. u32 len;
  876. if (vma->vm_end - vma->vm_start == 0)
  877. return 0;
  878. if (vma->vm_pgoff > (~0UL >> PAGE_SHIFT))
  879. return -EINVAL;
  880. off = vma->vm_pgoff << PAGE_SHIFT;
  881. start = info->fix.smem_start;
  882. len = info->fix.smem_len;
  883. if (off >= len)
  884. return -EINVAL;
  885. if ((vma->vm_end - vma->vm_start + off) > len)
  886. return -EINVAL;
  887. off += start;
  888. vma->vm_pgoff = off >> PAGE_SHIFT;
  889. vma->vm_flags |= VM_IO | VM_RESERVED;
  890. vma->vm_page_prot = pgprot_writecombine(vma->vm_page_prot);
  891. vma->vm_ops = &mmap_user_ops;
  892. vma->vm_private_data = (void *)plane->idx;
  893. if (io_remap_pfn_range(vma, vma->vm_start, off >> PAGE_SHIFT,
  894. vma->vm_end - vma->vm_start, vma->vm_page_prot))
  895. return -EAGAIN;
  896. /* vm_ops.open won't be called for mmap itself. */
  897. atomic_inc(&dispc.map_count[plane->idx]);
  898. return 0;
  899. }
  900. static void unmap_kern(struct omapfb_mem_region *region)
  901. {
  902. vunmap(region->vaddr);
  903. }
  904. static int alloc_palette_ram(void)
  905. {
  906. dispc.palette_vaddr = dma_alloc_writecombine(dispc.fbdev->dev,
  907. MAX_PALETTE_SIZE, &dispc.palette_paddr, GFP_KERNEL);
  908. if (dispc.palette_vaddr == NULL) {
  909. dev_err(dispc.fbdev->dev, "failed to alloc palette memory\n");
  910. return -ENOMEM;
  911. }
  912. return 0;
  913. }
  914. static void free_palette_ram(void)
  915. {
  916. dma_free_writecombine(dispc.fbdev->dev, MAX_PALETTE_SIZE,
  917. dispc.palette_vaddr, dispc.palette_paddr);
  918. }
  919. static int alloc_fbmem(struct omapfb_mem_region *region)
  920. {
  921. region->vaddr = dma_alloc_writecombine(dispc.fbdev->dev,
  922. region->size, &region->paddr, GFP_KERNEL);
  923. if (region->vaddr == NULL) {
  924. dev_err(dispc.fbdev->dev, "unable to allocate FB DMA memory\n");
  925. return -ENOMEM;
  926. }
  927. return 0;
  928. }
  929. static void free_fbmem(struct omapfb_mem_region *region)
  930. {
  931. dma_free_writecombine(dispc.fbdev->dev, region->size,
  932. region->vaddr, region->paddr);
  933. }
  934. static struct resmap *init_resmap(unsigned long start, size_t size)
  935. {
  936. unsigned page_cnt;
  937. struct resmap *res_map;
  938. page_cnt = PAGE_ALIGN(size) / PAGE_SIZE;
  939. res_map =
  940. kzalloc(sizeof(struct resmap) + RESMAP_SIZE(page_cnt), GFP_KERNEL);
  941. if (res_map == NULL)
  942. return NULL;
  943. res_map->start = start;
  944. res_map->page_cnt = page_cnt;
  945. res_map->map = (unsigned long *)(res_map + 1);
  946. return res_map;
  947. }
  948. static void cleanup_resmap(struct resmap *res_map)
  949. {
  950. kfree(res_map);
  951. }
  952. static inline int resmap_mem_type(unsigned long start)
  953. {
  954. if (start >= OMAP2_SRAM_START &&
  955. start < OMAP2_SRAM_START + OMAP2_SRAM_SIZE)
  956. return OMAPFB_MEMTYPE_SRAM;
  957. else
  958. return OMAPFB_MEMTYPE_SDRAM;
  959. }
  960. static inline int resmap_page_reserved(struct resmap *res_map, unsigned page_nr)
  961. {
  962. return *RESMAP_PTR(res_map, page_nr) & RESMAP_MASK(page_nr) ? 1 : 0;
  963. }
  964. static inline void resmap_reserve_page(struct resmap *res_map, unsigned page_nr)
  965. {
  966. BUG_ON(resmap_page_reserved(res_map, page_nr));
  967. *RESMAP_PTR(res_map, page_nr) |= RESMAP_MASK(page_nr);
  968. }
  969. static inline void resmap_free_page(struct resmap *res_map, unsigned page_nr)
  970. {
  971. BUG_ON(!resmap_page_reserved(res_map, page_nr));
  972. *RESMAP_PTR(res_map, page_nr) &= ~RESMAP_MASK(page_nr);
  973. }
  974. static void resmap_reserve_region(unsigned long start, size_t size)
  975. {
  976. struct resmap *res_map;
  977. unsigned start_page;
  978. unsigned end_page;
  979. int mtype;
  980. unsigned i;
  981. mtype = resmap_mem_type(start);
  982. res_map = dispc.res_map[mtype];
  983. dev_dbg(dispc.fbdev->dev, "reserve mem type %d start %08lx size %d\n",
  984. mtype, start, size);
  985. start_page = (start - res_map->start) / PAGE_SIZE;
  986. end_page = start_page + PAGE_ALIGN(size) / PAGE_SIZE;
  987. for (i = start_page; i < end_page; i++)
  988. resmap_reserve_page(res_map, i);
  989. }
  990. static void resmap_free_region(unsigned long start, size_t size)
  991. {
  992. struct resmap *res_map;
  993. unsigned start_page;
  994. unsigned end_page;
  995. unsigned i;
  996. int mtype;
  997. mtype = resmap_mem_type(start);
  998. res_map = dispc.res_map[mtype];
  999. dev_dbg(dispc.fbdev->dev, "free mem type %d start %08lx size %d\n",
  1000. mtype, start, size);
  1001. start_page = (start - res_map->start) / PAGE_SIZE;
  1002. end_page = start_page + PAGE_ALIGN(size) / PAGE_SIZE;
  1003. for (i = start_page; i < end_page; i++)
  1004. resmap_free_page(res_map, i);
  1005. }
  1006. static unsigned long resmap_alloc_region(int mtype, size_t size)
  1007. {
  1008. unsigned i;
  1009. unsigned total;
  1010. unsigned start_page;
  1011. unsigned long start;
  1012. struct resmap *res_map = dispc.res_map[mtype];
  1013. BUG_ON(mtype >= DISPC_MEMTYPE_NUM || res_map == NULL || !size);
  1014. size = PAGE_ALIGN(size) / PAGE_SIZE;
  1015. start_page = 0;
  1016. total = 0;
  1017. for (i = 0; i < res_map->page_cnt; i++) {
  1018. if (resmap_page_reserved(res_map, i)) {
  1019. start_page = i + 1;
  1020. total = 0;
  1021. } else if (++total == size)
  1022. break;
  1023. }
  1024. if (total < size)
  1025. return 0;
  1026. start = res_map->start + start_page * PAGE_SIZE;
  1027. resmap_reserve_region(start, size * PAGE_SIZE);
  1028. return start;
  1029. }
  1030. /* Note that this will only work for user mappings, we don't deal with
  1031. * kernel mappings here, so fbcon will keep using the old region.
  1032. */
  1033. static int omap_dispc_setup_mem(int plane, size_t size, int mem_type,
  1034. unsigned long *paddr)
  1035. {
  1036. struct omapfb_mem_region *rg;
  1037. unsigned long new_addr = 0;
  1038. if ((unsigned)plane > dispc.mem_desc.region_cnt)
  1039. return -EINVAL;
  1040. if (mem_type >= DISPC_MEMTYPE_NUM)
  1041. return -EINVAL;
  1042. if (dispc.res_map[mem_type] == NULL)
  1043. return -ENOMEM;
  1044. rg = &dispc.mem_desc.region[plane];
  1045. if (size == rg->size && mem_type == rg->type)
  1046. return 0;
  1047. if (atomic_read(&dispc.map_count[plane]))
  1048. return -EBUSY;
  1049. if (rg->size != 0)
  1050. resmap_free_region(rg->paddr, rg->size);
  1051. if (size != 0) {
  1052. new_addr = resmap_alloc_region(mem_type, size);
  1053. if (!new_addr) {
  1054. /* Reallocate old region. */
  1055. resmap_reserve_region(rg->paddr, rg->size);
  1056. return -ENOMEM;
  1057. }
  1058. }
  1059. rg->paddr = new_addr;
  1060. rg->size = size;
  1061. rg->type = mem_type;
  1062. *paddr = new_addr;
  1063. return 0;
  1064. }
  1065. static int setup_fbmem(struct omapfb_mem_desc *req_md)
  1066. {
  1067. struct omapfb_mem_region *rg;
  1068. int i;
  1069. int r;
  1070. unsigned long mem_start[DISPC_MEMTYPE_NUM];
  1071. unsigned long mem_end[DISPC_MEMTYPE_NUM];
  1072. if (!req_md->region_cnt) {
  1073. dev_err(dispc.fbdev->dev, "no memory regions defined\n");
  1074. return -ENOENT;
  1075. }
  1076. rg = &req_md->region[0];
  1077. memset(mem_start, 0xff, sizeof(mem_start));
  1078. memset(mem_end, 0, sizeof(mem_end));
  1079. for (i = 0; i < req_md->region_cnt; i++, rg++) {
  1080. int mtype;
  1081. if (rg->paddr) {
  1082. rg->alloc = 0;
  1083. if (rg->vaddr == NULL) {
  1084. rg->map = 1;
  1085. if ((r = mmap_kern(rg)) < 0)
  1086. return r;
  1087. }
  1088. } else {
  1089. if (rg->type != OMAPFB_MEMTYPE_SDRAM) {
  1090. dev_err(dispc.fbdev->dev,
  1091. "unsupported memory type\n");
  1092. return -EINVAL;
  1093. }
  1094. rg->alloc = rg->map = 1;
  1095. if ((r = alloc_fbmem(rg)) < 0)
  1096. return r;
  1097. }
  1098. mtype = rg->type;
  1099. if (rg->paddr < mem_start[mtype])
  1100. mem_start[mtype] = rg->paddr;
  1101. if (rg->paddr + rg->size > mem_end[mtype])
  1102. mem_end[mtype] = rg->paddr + rg->size;
  1103. }
  1104. for (i = 0; i < DISPC_MEMTYPE_NUM; i++) {
  1105. unsigned long start;
  1106. size_t size;
  1107. if (mem_end[i] == 0)
  1108. continue;
  1109. start = mem_start[i];
  1110. size = mem_end[i] - start;
  1111. dispc.res_map[i] = init_resmap(start, size);
  1112. r = -ENOMEM;
  1113. if (dispc.res_map[i] == NULL)
  1114. goto fail;
  1115. /* Initial state is that everything is reserved. This
  1116. * includes possible holes as well, which will never be
  1117. * freed.
  1118. */
  1119. resmap_reserve_region(start, size);
  1120. }
  1121. dispc.mem_desc = *req_md;
  1122. return 0;
  1123. fail:
  1124. for (i = 0; i < DISPC_MEMTYPE_NUM; i++) {
  1125. if (dispc.res_map[i] != NULL)
  1126. cleanup_resmap(dispc.res_map[i]);
  1127. }
  1128. return r;
  1129. }
  1130. static void cleanup_fbmem(void)
  1131. {
  1132. struct omapfb_mem_region *rg;
  1133. int i;
  1134. for (i = 0; i < DISPC_MEMTYPE_NUM; i++) {
  1135. if (dispc.res_map[i] != NULL)
  1136. cleanup_resmap(dispc.res_map[i]);
  1137. }
  1138. rg = &dispc.mem_desc.region[0];
  1139. for (i = 0; i < dispc.mem_desc.region_cnt; i++, rg++) {
  1140. if (rg->alloc)
  1141. free_fbmem(rg);
  1142. else {
  1143. if (rg->map)
  1144. unmap_kern(rg);
  1145. }
  1146. }
  1147. }
  1148. static int omap_dispc_init(struct omapfb_device *fbdev, int ext_mode,
  1149. struct omapfb_mem_desc *req_vram)
  1150. {
  1151. int r;
  1152. u32 l;
  1153. struct lcd_panel *panel = fbdev->panel;
  1154. int tmo = 10000;
  1155. int skip_init = 0;
  1156. int i;
  1157. memset(&dispc, 0, sizeof(dispc));
  1158. dispc.base = io_p2v(DISPC_BASE);
  1159. dispc.fbdev = fbdev;
  1160. dispc.ext_mode = ext_mode;
  1161. init_completion(&dispc.frame_done);
  1162. if ((r = get_dss_clocks()) < 0)
  1163. return r;
  1164. enable_interface_clocks(1);
  1165. enable_lcd_clocks(1);
  1166. #ifdef CONFIG_FB_OMAP_BOOTLOADER_INIT
  1167. l = dispc_read_reg(DISPC_CONTROL);
  1168. /* LCD enabled ? */
  1169. if (l & 1) {
  1170. pr_info("omapfb: skipping hardware initialization\n");
  1171. skip_init = 1;
  1172. }
  1173. #endif
  1174. if (!skip_init) {
  1175. /* Reset monitoring works only w/ the 54M clk */
  1176. enable_digit_clocks(1);
  1177. /* Soft reset */
  1178. MOD_REG_FLD(DISPC_SYSCONFIG, 1 << 1, 1 << 1);
  1179. while (!(dispc_read_reg(DISPC_SYSSTATUS) & 1)) {
  1180. if (!--tmo) {
  1181. dev_err(dispc.fbdev->dev, "soft reset failed\n");
  1182. r = -ENODEV;
  1183. enable_digit_clocks(0);
  1184. goto fail1;
  1185. }
  1186. }
  1187. enable_digit_clocks(0);
  1188. }
  1189. /* Enable smart idle and autoidle */
  1190. l = dispc_read_reg(DISPC_CONTROL);
  1191. l &= ~((3 << 12) | (3 << 3));
  1192. l |= (2 << 12) | (2 << 3) | (1 << 0);
  1193. dispc_write_reg(DISPC_SYSCONFIG, l);
  1194. omap_writel(1 << 0, DSS_BASE + DSS_SYSCONFIG);
  1195. /* Set functional clock autogating */
  1196. l = dispc_read_reg(DISPC_CONFIG);
  1197. l |= 1 << 9;
  1198. dispc_write_reg(DISPC_CONFIG, l);
  1199. l = dispc_read_reg(DISPC_IRQSTATUS);
  1200. dispc_write_reg(l, DISPC_IRQSTATUS);
  1201. /* Enable those that we handle always */
  1202. omap_dispc_enable_irqs(DISPC_IRQ_FRAMEMASK);
  1203. if ((r = request_irq(INT_24XX_DSS_IRQ, omap_dispc_irq_handler,
  1204. 0, MODULE_NAME, fbdev)) < 0) {
  1205. dev_err(dispc.fbdev->dev, "can't get DSS IRQ\n");
  1206. goto fail1;
  1207. }
  1208. /* L3 firewall setting: enable access to OCM RAM */
  1209. __raw_writel(0x402000b0, io_p2v(0x680050a0));
  1210. if ((r = alloc_palette_ram()) < 0)
  1211. goto fail2;
  1212. if ((r = setup_fbmem(req_vram)) < 0)
  1213. goto fail3;
  1214. if (!skip_init) {
  1215. for (i = 0; i < dispc.mem_desc.region_cnt; i++) {
  1216. memset(dispc.mem_desc.region[i].vaddr, 0,
  1217. dispc.mem_desc.region[i].size);
  1218. }
  1219. /* Set logic clock to fck, pixel clock to fck/2 for now */
  1220. MOD_REG_FLD(DISPC_DIVISOR, FLD_MASK(16, 8), 1 << 16);
  1221. MOD_REG_FLD(DISPC_DIVISOR, FLD_MASK(0, 8), 2 << 0);
  1222. setup_plane_fifo(0, ext_mode);
  1223. setup_plane_fifo(1, ext_mode);
  1224. setup_plane_fifo(2, ext_mode);
  1225. setup_color_conv_coef();
  1226. set_lcd_tft_mode(panel->config & OMAP_LCDC_PANEL_TFT);
  1227. set_load_mode(DISPC_LOAD_FRAME_ONLY);
  1228. if (!ext_mode) {
  1229. set_lcd_data_lines(panel->data_lines);
  1230. omap_dispc_set_lcd_size(panel->x_res, panel->y_res);
  1231. set_lcd_timings();
  1232. } else
  1233. set_lcd_data_lines(panel->bpp);
  1234. enable_rfbi_mode(ext_mode);
  1235. }
  1236. l = dispc_read_reg(DISPC_REVISION);
  1237. pr_info("omapfb: DISPC version %d.%d initialized\n",
  1238. l >> 4 & 0x0f, l & 0x0f);
  1239. enable_lcd_clocks(0);
  1240. return 0;
  1241. fail3:
  1242. free_palette_ram();
  1243. fail2:
  1244. free_irq(INT_24XX_DSS_IRQ, fbdev);
  1245. fail1:
  1246. enable_lcd_clocks(0);
  1247. enable_interface_clocks(0);
  1248. put_dss_clocks();
  1249. return r;
  1250. }
  1251. static void omap_dispc_cleanup(void)
  1252. {
  1253. int i;
  1254. omap_dispc_set_update_mode(OMAPFB_UPDATE_DISABLED);
  1255. /* This will also disable clocks that are on */
  1256. for (i = 0; i < dispc.mem_desc.region_cnt; i++)
  1257. omap_dispc_enable_plane(i, 0);
  1258. cleanup_fbmem();
  1259. free_palette_ram();
  1260. free_irq(INT_24XX_DSS_IRQ, dispc.fbdev);
  1261. enable_interface_clocks(0);
  1262. put_dss_clocks();
  1263. }
  1264. const struct lcd_ctrl omap2_int_ctrl = {
  1265. .name = "internal",
  1266. .init = omap_dispc_init,
  1267. .cleanup = omap_dispc_cleanup,
  1268. .get_caps = omap_dispc_get_caps,
  1269. .set_update_mode = omap_dispc_set_update_mode,
  1270. .get_update_mode = omap_dispc_get_update_mode,
  1271. .update_window = omap_dispc_update_window,
  1272. .suspend = omap_dispc_suspend,
  1273. .resume = omap_dispc_resume,
  1274. .setup_plane = omap_dispc_setup_plane,
  1275. .setup_mem = omap_dispc_setup_mem,
  1276. .set_scale = omap_dispc_set_scale,
  1277. .enable_plane = omap_dispc_enable_plane,
  1278. .set_color_key = omap_dispc_set_color_key,
  1279. .get_color_key = omap_dispc_get_color_key,
  1280. .mmap = omap_dispc_mmap_user,
  1281. };