matroxfb_base.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773
  1. /*
  2. *
  3. * Hardware accelerated Matrox Millennium I, II, Mystique, G100, G200, G400 and G450
  4. *
  5. * (c) 1998-2002 Petr Vandrovec <vandrove@vc.cvut.cz>
  6. *
  7. */
  8. #ifndef __MATROXFB_H__
  9. #define __MATROXFB_H__
  10. /* general, but fairly heavy, debugging */
  11. #undef MATROXFB_DEBUG
  12. /* heavy debugging: */
  13. /* -- logs putc[s], so everytime a char is displayed, it's logged */
  14. #undef MATROXFB_DEBUG_HEAVY
  15. /* This one _could_ cause infinite loops */
  16. /* It _does_ cause lots and lots of messages during idle loops */
  17. #undef MATROXFB_DEBUG_LOOP
  18. /* Debug register calls, too? */
  19. #undef MATROXFB_DEBUG_REG
  20. /* Guard accelerator accesses with spin_lock_irqsave... */
  21. #undef MATROXFB_USE_SPINLOCKS
  22. #include <linux/module.h>
  23. #include <linux/kernel.h>
  24. #include <linux/errno.h>
  25. #include <linux/string.h>
  26. #include <linux/mm.h>
  27. #include <linux/slab.h>
  28. #include <linux/delay.h>
  29. #include <linux/fb.h>
  30. #include <linux/console.h>
  31. #include <linux/selection.h>
  32. #include <linux/ioport.h>
  33. #include <linux/init.h>
  34. #include <linux/timer.h>
  35. #include <linux/pci.h>
  36. #include <linux/spinlock.h>
  37. #include <linux/kd.h>
  38. #include <asm/io.h>
  39. #include <asm/unaligned.h>
  40. #ifdef CONFIG_MTRR
  41. #include <asm/mtrr.h>
  42. #endif
  43. #if defined(CONFIG_PPC_PMAC)
  44. #include <asm/prom.h>
  45. #include <asm/pci-bridge.h>
  46. #include "../macmodes.h"
  47. #endif
  48. /* always compile support for 32MB... It cost almost nothing */
  49. #define CONFIG_FB_MATROX_32MB
  50. #ifdef MATROXFB_DEBUG
  51. #define DEBUG
  52. #define DBG(x) printk(KERN_DEBUG "matroxfb: %s\n", (x));
  53. #ifdef MATROXFB_DEBUG_HEAVY
  54. #define DBG_HEAVY(x) DBG(x)
  55. #else /* MATROXFB_DEBUG_HEAVY */
  56. #define DBG_HEAVY(x) /* DBG_HEAVY */
  57. #endif /* MATROXFB_DEBUG_HEAVY */
  58. #ifdef MATROXFB_DEBUG_LOOP
  59. #define DBG_LOOP(x) DBG(x)
  60. #else /* MATROXFB_DEBUG_LOOP */
  61. #define DBG_LOOP(x) /* DBG_LOOP */
  62. #endif /* MATROXFB_DEBUG_LOOP */
  63. #ifdef MATROXFB_DEBUG_REG
  64. #define DBG_REG(x) DBG(x)
  65. #else /* MATROXFB_DEBUG_REG */
  66. #define DBG_REG(x) /* DBG_REG */
  67. #endif /* MATROXFB_DEBUG_REG */
  68. #else /* MATROXFB_DEBUG */
  69. #define DBG(x) /* DBG */
  70. #define DBG_HEAVY(x) /* DBG_HEAVY */
  71. #define DBG_REG(x) /* DBG_REG */
  72. #define DBG_LOOP(x) /* DBG_LOOP */
  73. #endif /* MATROXFB_DEBUG */
  74. #ifdef DEBUG
  75. #define dprintk(X...) printk(X)
  76. #else
  77. #define dprintk(X...)
  78. #endif
  79. #ifndef PCI_SS_VENDOR_ID_SIEMENS_NIXDORF
  80. #define PCI_SS_VENDOR_ID_SIEMENS_NIXDORF 0x110A
  81. #endif
  82. #ifndef PCI_SS_VENDOR_ID_MATROX
  83. #define PCI_SS_VENDOR_ID_MATROX PCI_VENDOR_ID_MATROX
  84. #endif
  85. #ifndef PCI_SS_ID_MATROX_PRODUCTIVA_G100_AGP
  86. #define PCI_SS_ID_MATROX_GENERIC 0xFF00
  87. #define PCI_SS_ID_MATROX_PRODUCTIVA_G100_AGP 0xFF01
  88. #define PCI_SS_ID_MATROX_MYSTIQUE_G200_AGP 0xFF02
  89. #define PCI_SS_ID_MATROX_MILLENIUM_G200_AGP 0xFF03
  90. #define PCI_SS_ID_MATROX_MARVEL_G200_AGP 0xFF04
  91. #define PCI_SS_ID_MATROX_MGA_G100_PCI 0xFF05
  92. #define PCI_SS_ID_MATROX_MGA_G100_AGP 0x1001
  93. #define PCI_SS_ID_MATROX_MILLENNIUM_G400_MAX_AGP 0x2179
  94. #define PCI_SS_ID_SIEMENS_MGA_G100_AGP 0x001E /* 30 */
  95. #define PCI_SS_ID_SIEMENS_MGA_G200_AGP 0x0032 /* 50 */
  96. #endif
  97. #define MX_VISUAL_TRUECOLOR FB_VISUAL_DIRECTCOLOR
  98. #define MX_VISUAL_DIRECTCOLOR FB_VISUAL_TRUECOLOR
  99. #define MX_VISUAL_PSEUDOCOLOR FB_VISUAL_PSEUDOCOLOR
  100. #define CNVT_TOHW(val,width) ((((val)<<(width))+0x7FFF-(val))>>16)
  101. /* G-series and Mystique have (almost) same DAC */
  102. #undef NEED_DAC1064
  103. #if defined(CONFIG_FB_MATROX_MYSTIQUE) || defined(CONFIG_FB_MATROX_G)
  104. #define NEED_DAC1064 1
  105. #endif
  106. typedef struct {
  107. void __iomem* vaddr;
  108. } vaddr_t;
  109. static inline unsigned int mga_readb(vaddr_t va, unsigned int offs) {
  110. return readb(va.vaddr + offs);
  111. }
  112. static inline void mga_writeb(vaddr_t va, unsigned int offs, u_int8_t value) {
  113. writeb(value, va.vaddr + offs);
  114. }
  115. static inline void mga_writew(vaddr_t va, unsigned int offs, u_int16_t value) {
  116. writew(value, va.vaddr + offs);
  117. }
  118. static inline u_int32_t mga_readl(vaddr_t va, unsigned int offs) {
  119. return readl(va.vaddr + offs);
  120. }
  121. static inline void mga_writel(vaddr_t va, unsigned int offs, u_int32_t value) {
  122. writel(value, va.vaddr + offs);
  123. }
  124. static inline void mga_memcpy_toio(vaddr_t va, const void* src, int len) {
  125. #if defined(__alpha__) || defined(__i386__) || defined(__x86_64__)
  126. /*
  127. * memcpy_toio works for us if:
  128. * (1) Copies data as 32bit quantities, not byte after byte,
  129. * (2) Performs LE ordered stores, and
  130. * (3) It copes with unaligned source (destination is guaranteed to be page
  131. * aligned and length is guaranteed to be multiple of 4).
  132. */
  133. memcpy_toio(va.vaddr, src, len);
  134. #else
  135. u_int32_t __iomem* addr = va.vaddr;
  136. if ((unsigned long)src & 3) {
  137. while (len >= 4) {
  138. fb_writel(get_unaligned((u32 *)src), addr);
  139. addr++;
  140. len -= 4;
  141. src += 4;
  142. }
  143. } else {
  144. while (len >= 4) {
  145. fb_writel(*(u32 *)src, addr);
  146. addr++;
  147. len -= 4;
  148. src += 4;
  149. }
  150. }
  151. #endif
  152. }
  153. static inline void vaddr_add(vaddr_t* va, unsigned long offs) {
  154. va->vaddr += offs;
  155. }
  156. static inline void __iomem* vaddr_va(vaddr_t va) {
  157. return va.vaddr;
  158. }
  159. #define MGA_IOREMAP_NORMAL 0
  160. #define MGA_IOREMAP_NOCACHE 1
  161. #define MGA_IOREMAP_FB MGA_IOREMAP_NOCACHE
  162. #define MGA_IOREMAP_MMIO MGA_IOREMAP_NOCACHE
  163. static inline int mga_ioremap(unsigned long phys, unsigned long size, int flags, vaddr_t* virt) {
  164. if (flags & MGA_IOREMAP_NOCACHE)
  165. virt->vaddr = ioremap_nocache(phys, size);
  166. else
  167. virt->vaddr = ioremap(phys, size);
  168. return (virt->vaddr == NULL); /* 0, !0... 0, error_code in future */
  169. }
  170. static inline void mga_iounmap(vaddr_t va) {
  171. iounmap(va.vaddr);
  172. }
  173. struct my_timming {
  174. unsigned int pixclock;
  175. int mnp;
  176. unsigned int crtc;
  177. unsigned int HDisplay;
  178. unsigned int HSyncStart;
  179. unsigned int HSyncEnd;
  180. unsigned int HTotal;
  181. unsigned int VDisplay;
  182. unsigned int VSyncStart;
  183. unsigned int VSyncEnd;
  184. unsigned int VTotal;
  185. unsigned int sync;
  186. int dblscan;
  187. int interlaced;
  188. unsigned int delay; /* CRTC delay */
  189. };
  190. enum { M_SYSTEM_PLL, M_PIXEL_PLL_A, M_PIXEL_PLL_B, M_PIXEL_PLL_C, M_VIDEO_PLL };
  191. struct matrox_pll_cache {
  192. unsigned int valid;
  193. struct {
  194. unsigned int mnp_key;
  195. unsigned int mnp_value;
  196. } data[4];
  197. };
  198. struct matrox_pll_limits {
  199. unsigned int vcomin;
  200. unsigned int vcomax;
  201. };
  202. struct matrox_pll_features {
  203. unsigned int vco_freq_min;
  204. unsigned int ref_freq;
  205. unsigned int feed_div_min;
  206. unsigned int feed_div_max;
  207. unsigned int in_div_min;
  208. unsigned int in_div_max;
  209. unsigned int post_shift_max;
  210. };
  211. struct matroxfb_par
  212. {
  213. unsigned int final_bppShift;
  214. unsigned int cmap_len;
  215. struct {
  216. unsigned int bytes;
  217. unsigned int pixels;
  218. unsigned int chunks;
  219. } ydstorg;
  220. };
  221. struct matrox_fb_info;
  222. struct matrox_DAC1064_features {
  223. u_int8_t xvrefctrl;
  224. u_int8_t xmiscctrl;
  225. };
  226. /* current hardware status */
  227. struct mavenregs {
  228. u_int8_t regs[256];
  229. int mode;
  230. int vlines;
  231. int xtal;
  232. int fv;
  233. u_int16_t htotal;
  234. u_int16_t hcorr;
  235. };
  236. struct matrox_crtc2 {
  237. u_int32_t ctl;
  238. };
  239. struct matrox_hw_state {
  240. u_int32_t MXoptionReg;
  241. unsigned char DACclk[6];
  242. unsigned char DACreg[80];
  243. unsigned char MiscOutReg;
  244. unsigned char DACpal[768];
  245. unsigned char CRTC[25];
  246. unsigned char CRTCEXT[9];
  247. unsigned char SEQ[5];
  248. /* unused for MGA mode, but who knows... */
  249. unsigned char GCTL[9];
  250. /* unused for MGA mode, but who knows... */
  251. unsigned char ATTR[21];
  252. /* TVOut only */
  253. struct mavenregs maven;
  254. struct matrox_crtc2 crtc2;
  255. };
  256. struct matrox_accel_data {
  257. #ifdef CONFIG_FB_MATROX_MILLENIUM
  258. unsigned char ramdac_rev;
  259. #endif
  260. u_int32_t m_dwg_rect;
  261. u_int32_t m_opmode;
  262. };
  263. struct v4l2_queryctrl;
  264. struct v4l2_control;
  265. struct matrox_altout {
  266. const char *name;
  267. int (*compute)(void* altout_dev, struct my_timming* input);
  268. int (*program)(void* altout_dev);
  269. int (*start)(void* altout_dev);
  270. int (*verifymode)(void* altout_dev, u_int32_t mode);
  271. int (*getqueryctrl)(void* altout_dev,
  272. struct v4l2_queryctrl* ctrl);
  273. int (*getctrl)(void* altout_dev,
  274. struct v4l2_control* ctrl);
  275. int (*setctrl)(void* altout_dev,
  276. struct v4l2_control* ctrl);
  277. };
  278. #define MATROXFB_SRC_NONE 0
  279. #define MATROXFB_SRC_CRTC1 1
  280. #define MATROXFB_SRC_CRTC2 2
  281. enum mga_chip { MGA_2064, MGA_2164, MGA_1064, MGA_1164, MGA_G100, MGA_G200, MGA_G400, MGA_G450, MGA_G550 };
  282. struct matrox_bios {
  283. unsigned int bios_valid : 1;
  284. unsigned int pins_len;
  285. unsigned char pins[128];
  286. struct {
  287. unsigned char vMaj, vMin, vRev;
  288. } version;
  289. struct {
  290. unsigned char state, tvout;
  291. } output;
  292. };
  293. struct matrox_switch;
  294. struct matroxfb_driver;
  295. struct matroxfb_dh_fb_info;
  296. struct matrox_vsync {
  297. wait_queue_head_t wait;
  298. unsigned int cnt;
  299. };
  300. struct matrox_fb_info {
  301. struct fb_info fbcon;
  302. struct list_head next_fb;
  303. int dead;
  304. int initialized;
  305. unsigned int usecount;
  306. unsigned int userusecount;
  307. unsigned long irq_flags;
  308. struct matroxfb_par curr;
  309. struct matrox_hw_state hw;
  310. struct matrox_accel_data accel;
  311. struct pci_dev* pcidev;
  312. struct {
  313. struct matrox_vsync vsync;
  314. unsigned int pixclock;
  315. int mnp;
  316. int panpos;
  317. } crtc1;
  318. struct {
  319. struct matrox_vsync vsync;
  320. unsigned int pixclock;
  321. int mnp;
  322. struct matroxfb_dh_fb_info* info;
  323. struct rw_semaphore lock;
  324. } crtc2;
  325. struct {
  326. struct rw_semaphore lock;
  327. struct {
  328. int brightness, contrast, saturation, hue, gamma;
  329. int testout, deflicker;
  330. } tvo_params;
  331. } altout;
  332. #define MATROXFB_MAX_OUTPUTS 3
  333. struct {
  334. unsigned int src;
  335. struct matrox_altout* output;
  336. void* data;
  337. unsigned int mode;
  338. unsigned int default_src;
  339. } outputs[MATROXFB_MAX_OUTPUTS];
  340. #define MATROXFB_MAX_FB_DRIVERS 5
  341. struct matroxfb_driver* (drivers[MATROXFB_MAX_FB_DRIVERS]);
  342. void* (drivers_data[MATROXFB_MAX_FB_DRIVERS]);
  343. unsigned int drivers_count;
  344. struct {
  345. unsigned long base; /* physical */
  346. vaddr_t vbase; /* CPU view */
  347. unsigned int len;
  348. unsigned int len_usable;
  349. unsigned int len_maximum;
  350. } video;
  351. struct {
  352. unsigned long base; /* physical */
  353. vaddr_t vbase; /* CPU view */
  354. unsigned int len;
  355. } mmio;
  356. unsigned int max_pixel_clock;
  357. unsigned int max_pixel_clock_panellink;
  358. struct matrox_switch* hw_switch;
  359. struct {
  360. struct matrox_pll_features pll;
  361. struct matrox_DAC1064_features DAC1064;
  362. } features;
  363. struct {
  364. spinlock_t DAC;
  365. spinlock_t accel;
  366. } lock;
  367. enum mga_chip chip;
  368. int interleave;
  369. int millenium;
  370. int milleniumII;
  371. struct {
  372. int cfb4;
  373. const int* vxres;
  374. int cross4MB;
  375. int text;
  376. int plnwt;
  377. int srcorg;
  378. } capable;
  379. #ifdef CONFIG_MTRR
  380. struct {
  381. int vram;
  382. int vram_valid;
  383. } mtrr;
  384. #endif
  385. struct {
  386. int precise_width;
  387. int mga_24bpp_fix;
  388. int novga;
  389. int nobios;
  390. int nopciretry;
  391. int noinit;
  392. int sgram;
  393. #ifdef CONFIG_FB_MATROX_32MB
  394. int support32MB;
  395. #endif
  396. int accelerator;
  397. int text_type_aux;
  398. int video64bits;
  399. int crtc2;
  400. int maven_capable;
  401. unsigned int vgastep;
  402. unsigned int textmode;
  403. unsigned int textstep;
  404. unsigned int textvram; /* character cells */
  405. unsigned int ydstorg; /* offset in bytes from video start to usable memory */
  406. /* 0 except for 6MB Millenium */
  407. int memtype;
  408. int g450dac;
  409. int dfp_type;
  410. int panellink; /* G400 DFP possible (not G450/G550) */
  411. int dualhead;
  412. unsigned int fbResource;
  413. } devflags;
  414. struct fb_ops fbops;
  415. struct matrox_bios bios;
  416. struct {
  417. struct matrox_pll_limits pixel;
  418. struct matrox_pll_limits system;
  419. struct matrox_pll_limits video;
  420. } limits;
  421. struct {
  422. struct matrox_pll_cache pixel;
  423. struct matrox_pll_cache system;
  424. struct matrox_pll_cache video;
  425. } cache;
  426. struct {
  427. struct {
  428. unsigned int video;
  429. unsigned int system;
  430. } pll;
  431. struct {
  432. u_int32_t opt;
  433. u_int32_t opt2;
  434. u_int32_t opt3;
  435. u_int32_t mctlwtst;
  436. u_int32_t mctlwtst_core;
  437. u_int32_t memmisc;
  438. u_int32_t memrdbk;
  439. u_int32_t maccess;
  440. } reg;
  441. struct {
  442. unsigned int ddr:1,
  443. emrswen:1,
  444. dll:1;
  445. } memory;
  446. } values;
  447. u_int32_t cmap[16];
  448. };
  449. #define info2minfo(info) container_of(info, struct matrox_fb_info, fbcon)
  450. #ifdef CONFIG_FB_MATROX_MULTIHEAD
  451. #define ACCESS_FBINFO2(info, x) (info->x)
  452. #define ACCESS_FBINFO(x) ACCESS_FBINFO2(minfo,x)
  453. #define MINFO minfo
  454. #define WPMINFO2 struct matrox_fb_info* minfo
  455. #define WPMINFO WPMINFO2 ,
  456. #define CPMINFO2 const struct matrox_fb_info* minfo
  457. #define CPMINFO CPMINFO2 ,
  458. #define PMINFO2 minfo
  459. #define PMINFO PMINFO2 ,
  460. #define MINFO_FROM(x) struct matrox_fb_info* minfo = x
  461. #else
  462. extern struct matrox_fb_info matroxfb_global_mxinfo;
  463. #define ACCESS_FBINFO(x) (matroxfb_global_mxinfo.x)
  464. #define ACCESS_FBINFO2(info, x) (matroxfb_global_mxinfo.x)
  465. #define MINFO (&matroxfb_global_mxinfo)
  466. #define WPMINFO2 void
  467. #define WPMINFO
  468. #define CPMINFO2 void
  469. #define CPMINFO
  470. #define PMINFO2
  471. #define PMINFO
  472. #define MINFO_FROM(x)
  473. #endif
  474. #define MINFO_FROM_INFO(x) MINFO_FROM(info2minfo(x))
  475. struct matrox_switch {
  476. int (*preinit)(WPMINFO2);
  477. void (*reset)(WPMINFO2);
  478. int (*init)(WPMINFO struct my_timming*);
  479. void (*restore)(WPMINFO2);
  480. };
  481. struct matroxfb_driver {
  482. struct list_head node;
  483. char* name;
  484. void* (*probe)(struct matrox_fb_info* info);
  485. void (*remove)(struct matrox_fb_info* info, void* data);
  486. };
  487. int matroxfb_register_driver(struct matroxfb_driver* drv);
  488. void matroxfb_unregister_driver(struct matroxfb_driver* drv);
  489. #define PCI_OPTION_REG 0x40
  490. #define PCI_OPTION_ENABLE_ROM 0x40000000
  491. #define PCI_MGA_INDEX 0x44
  492. #define PCI_MGA_DATA 0x48
  493. #define PCI_OPTION2_REG 0x50
  494. #define PCI_OPTION3_REG 0x54
  495. #define PCI_MEMMISC_REG 0x58
  496. #define M_DWGCTL 0x1C00
  497. #define M_MACCESS 0x1C04
  498. #define M_CTLWTST 0x1C08
  499. #define M_PLNWT 0x1C1C
  500. #define M_BCOL 0x1C20
  501. #define M_FCOL 0x1C24
  502. #define M_SGN 0x1C58
  503. #define M_LEN 0x1C5C
  504. #define M_AR0 0x1C60
  505. #define M_AR1 0x1C64
  506. #define M_AR2 0x1C68
  507. #define M_AR3 0x1C6C
  508. #define M_AR4 0x1C70
  509. #define M_AR5 0x1C74
  510. #define M_AR6 0x1C78
  511. #define M_CXBNDRY 0x1C80
  512. #define M_FXBNDRY 0x1C84
  513. #define M_YDSTLEN 0x1C88
  514. #define M_PITCH 0x1C8C
  515. #define M_YDST 0x1C90
  516. #define M_YDSTORG 0x1C94
  517. #define M_YTOP 0x1C98
  518. #define M_YBOT 0x1C9C
  519. /* mystique only */
  520. #define M_CACHEFLUSH 0x1FFF
  521. #define M_EXEC 0x0100
  522. #define M_DWG_TRAP 0x04
  523. #define M_DWG_BITBLT 0x08
  524. #define M_DWG_ILOAD 0x09
  525. #define M_DWG_LINEAR 0x0080
  526. #define M_DWG_SOLID 0x0800
  527. #define M_DWG_ARZERO 0x1000
  528. #define M_DWG_SGNZERO 0x2000
  529. #define M_DWG_SHIFTZERO 0x4000
  530. #define M_DWG_REPLACE 0x000C0000
  531. #define M_DWG_REPLACE2 (M_DWG_REPLACE | 0x40)
  532. #define M_DWG_XOR 0x00060010
  533. #define M_DWG_BFCOL 0x04000000
  534. #define M_DWG_BMONOWF 0x08000000
  535. #define M_DWG_TRANSC 0x40000000
  536. #define M_FIFOSTATUS 0x1E10
  537. #define M_STATUS 0x1E14
  538. #define M_ICLEAR 0x1E18
  539. #define M_IEN 0x1E1C
  540. #define M_VCOUNT 0x1E20
  541. #define M_RESET 0x1E40
  542. #define M_MEMRDBK 0x1E44
  543. #define M_AGP2PLL 0x1E4C
  544. #define M_OPMODE 0x1E54
  545. #define M_OPMODE_DMA_GEN_WRITE 0x00
  546. #define M_OPMODE_DMA_BLIT 0x04
  547. #define M_OPMODE_DMA_VECTOR_WRITE 0x08
  548. #define M_OPMODE_DMA_LE 0x0000 /* little endian - no transformation */
  549. #define M_OPMODE_DMA_BE_8BPP 0x0000
  550. #define M_OPMODE_DMA_BE_16BPP 0x0100
  551. #define M_OPMODE_DMA_BE_32BPP 0x0200
  552. #define M_OPMODE_DIR_LE 0x000000 /* little endian - no transformation */
  553. #define M_OPMODE_DIR_BE_8BPP 0x000000
  554. #define M_OPMODE_DIR_BE_16BPP 0x010000
  555. #define M_OPMODE_DIR_BE_32BPP 0x020000
  556. #define M_ATTR_INDEX 0x1FC0
  557. #define M_ATTR_DATA 0x1FC1
  558. #define M_MISC_REG 0x1FC2
  559. #define M_3C2_RD 0x1FC2
  560. #define M_SEQ_INDEX 0x1FC4
  561. #define M_SEQ_DATA 0x1FC5
  562. #define M_SEQ1 0x01
  563. #define M_SEQ1_SCROFF 0x20
  564. #define M_MISC_REG_READ 0x1FCC
  565. #define M_GRAPHICS_INDEX 0x1FCE
  566. #define M_GRAPHICS_DATA 0x1FCF
  567. #define M_CRTC_INDEX 0x1FD4
  568. #define M_ATTR_RESET 0x1FDA
  569. #define M_3DA_WR 0x1FDA
  570. #define M_INSTS1 0x1FDA
  571. #define M_EXTVGA_INDEX 0x1FDE
  572. #define M_EXTVGA_DATA 0x1FDF
  573. /* G200 only */
  574. #define M_SRCORG 0x2CB4
  575. #define M_DSTORG 0x2CB8
  576. #define M_RAMDAC_BASE 0x3C00
  577. /* fortunately, same on TVP3026 and MGA1064 */
  578. #define M_DAC_REG (M_RAMDAC_BASE+0)
  579. #define M_DAC_VAL (M_RAMDAC_BASE+1)
  580. #define M_PALETTE_MASK (M_RAMDAC_BASE+2)
  581. #define M_X_INDEX 0x00
  582. #define M_X_DATAREG 0x0A
  583. #define DAC_XGENIOCTRL 0x2A
  584. #define DAC_XGENIODATA 0x2B
  585. #define M_C2CTL 0x3C10
  586. #define MX_OPTION_BSWAP 0x00000000
  587. #ifdef __LITTLE_ENDIAN
  588. #define M_OPMODE_4BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_LE | M_OPMODE_DMA_BLIT)
  589. #define M_OPMODE_8BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_LE | M_OPMODE_DMA_BLIT)
  590. #define M_OPMODE_16BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_LE | M_OPMODE_DMA_BLIT)
  591. #define M_OPMODE_24BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_LE | M_OPMODE_DMA_BLIT)
  592. #define M_OPMODE_32BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_LE | M_OPMODE_DMA_BLIT)
  593. #else
  594. #ifdef __BIG_ENDIAN
  595. #define M_OPMODE_4BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_LE | M_OPMODE_DMA_BLIT) /* TODO */
  596. #define M_OPMODE_8BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_BE_8BPP | M_OPMODE_DMA_BLIT)
  597. #define M_OPMODE_16BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_BE_16BPP | M_OPMODE_DMA_BLIT)
  598. #define M_OPMODE_24BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_BE_8BPP | M_OPMODE_DMA_BLIT) /* TODO, ?32 */
  599. #define M_OPMODE_32BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_BE_32BPP | M_OPMODE_DMA_BLIT)
  600. #else
  601. #error "Byte ordering have to be defined. Cannot continue."
  602. #endif
  603. #endif
  604. #define mga_inb(addr) mga_readb(ACCESS_FBINFO(mmio.vbase), (addr))
  605. #define mga_inl(addr) mga_readl(ACCESS_FBINFO(mmio.vbase), (addr))
  606. #define mga_outb(addr,val) mga_writeb(ACCESS_FBINFO(mmio.vbase), (addr), (val))
  607. #define mga_outw(addr,val) mga_writew(ACCESS_FBINFO(mmio.vbase), (addr), (val))
  608. #define mga_outl(addr,val) mga_writel(ACCESS_FBINFO(mmio.vbase), (addr), (val))
  609. #define mga_readr(port,idx) (mga_outb((port),(idx)), mga_inb((port)+1))
  610. #define mga_setr(addr,port,val) mga_outw(addr, ((val)<<8) | (port))
  611. #define mga_fifo(n) do {} while ((mga_inl(M_FIFOSTATUS) & 0xFF) < (n))
  612. #define WaitTillIdle() do {} while (mga_inl(M_STATUS) & 0x10000)
  613. /* code speedup */
  614. #ifdef CONFIG_FB_MATROX_MILLENIUM
  615. #define isInterleave(x) (x->interleave)
  616. #define isMillenium(x) (x->millenium)
  617. #define isMilleniumII(x) (x->milleniumII)
  618. #else
  619. #define isInterleave(x) (0)
  620. #define isMillenium(x) (0)
  621. #define isMilleniumII(x) (0)
  622. #endif
  623. #define matroxfb_DAC_lock() spin_lock(&ACCESS_FBINFO(lock.DAC))
  624. #define matroxfb_DAC_unlock() spin_unlock(&ACCESS_FBINFO(lock.DAC))
  625. #define matroxfb_DAC_lock_irqsave(flags) spin_lock_irqsave(&ACCESS_FBINFO(lock.DAC),flags)
  626. #define matroxfb_DAC_unlock_irqrestore(flags) spin_unlock_irqrestore(&ACCESS_FBINFO(lock.DAC),flags)
  627. extern void matroxfb_DAC_out(CPMINFO int reg, int val);
  628. extern int matroxfb_DAC_in(CPMINFO int reg);
  629. extern void matroxfb_var2my(struct fb_var_screeninfo* fvsi, struct my_timming* mt);
  630. extern int matroxfb_wait_for_sync(WPMINFO u_int32_t crtc);
  631. extern int matroxfb_enable_irq(WPMINFO int reenable);
  632. #ifdef MATROXFB_USE_SPINLOCKS
  633. #define CRITBEGIN spin_lock_irqsave(&ACCESS_FBINFO(lock.accel), critflags);
  634. #define CRITEND spin_unlock_irqrestore(&ACCESS_FBINFO(lock.accel), critflags);
  635. #define CRITFLAGS unsigned long critflags;
  636. #else
  637. #define CRITBEGIN
  638. #define CRITEND
  639. #define CRITFLAGS
  640. #endif
  641. #endif /* __MATROXFB_H__ */