matroxfb_base.c 78 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601
  1. /*
  2. *
  3. * Hardware accelerated Matrox Millennium I, II, Mystique, G100, G200 and G400
  4. *
  5. * (c) 1998-2002 Petr Vandrovec <vandrove@vc.cvut.cz>
  6. *
  7. * Portions Copyright (c) 2001 Matrox Graphics Inc.
  8. *
  9. * Version: 1.65 2002/08/14
  10. *
  11. * MTRR stuff: 1998 Tom Rini <trini@kernel.crashing.org>
  12. *
  13. * Contributors: "menion?" <menion@mindless.com>
  14. * Betatesting, fixes, ideas
  15. *
  16. * "Kurt Garloff" <garloff@suse.de>
  17. * Betatesting, fixes, ideas, videomodes, videomodes timmings
  18. *
  19. * "Tom Rini" <trini@kernel.crashing.org>
  20. * MTRR stuff, PPC cleanups, betatesting, fixes, ideas
  21. *
  22. * "Bibek Sahu" <scorpio@dodds.net>
  23. * Access device through readb|w|l and write b|w|l
  24. * Extensive debugging stuff
  25. *
  26. * "Daniel Haun" <haund@usa.net>
  27. * Testing, hardware cursor fixes
  28. *
  29. * "Scott Wood" <sawst46+@pitt.edu>
  30. * Fixes
  31. *
  32. * "Gerd Knorr" <kraxel@goldbach.isdn.cs.tu-berlin.de>
  33. * Betatesting
  34. *
  35. * "Kelly French" <targon@hazmat.com>
  36. * "Fernando Herrera" <fherrera@eurielec.etsit.upm.es>
  37. * Betatesting, bug reporting
  38. *
  39. * "Pablo Bianucci" <pbian@pccp.com.ar>
  40. * Fixes, ideas, betatesting
  41. *
  42. * "Inaky Perez Gonzalez" <inaky@peloncho.fis.ucm.es>
  43. * Fixes, enhandcements, ideas, betatesting
  44. *
  45. * "Ryuichi Oikawa" <roikawa@rr.iiij4u.or.jp>
  46. * PPC betatesting, PPC support, backward compatibility
  47. *
  48. * "Paul Womar" <Paul@pwomar.demon.co.uk>
  49. * "Owen Waller" <O.Waller@ee.qub.ac.uk>
  50. * PPC betatesting
  51. *
  52. * "Thomas Pornin" <pornin@bolet.ens.fr>
  53. * Alpha betatesting
  54. *
  55. * "Pieter van Leuven" <pvl@iae.nl>
  56. * "Ulf Jaenicke-Roessler" <ujr@physik.phy.tu-dresden.de>
  57. * G100 testing
  58. *
  59. * "H. Peter Arvin" <hpa@transmeta.com>
  60. * Ideas
  61. *
  62. * "Cort Dougan" <cort@cs.nmt.edu>
  63. * CHRP fixes and PReP cleanup
  64. *
  65. * "Mark Vojkovich" <mvojkovi@ucsd.edu>
  66. * G400 support
  67. *
  68. * "Samuel Hocevar" <sam@via.ecp.fr>
  69. * Fixes
  70. *
  71. * "Anton Altaparmakov" <AntonA@bigfoot.com>
  72. * G400 MAX/non-MAX distinction
  73. *
  74. * "Ken Aaker" <kdaaker@rchland.vnet.ibm.com>
  75. * memtype extension (needed for GXT130P RS/6000 adapter)
  76. *
  77. * "Uns Lider" <unslider@miranda.org>
  78. * G100 PLNWT fixes
  79. *
  80. * "Denis Zaitsev" <zzz@cd-club.ru>
  81. * Fixes
  82. *
  83. * "Mike Pieper" <mike@pieper-family.de>
  84. * TVOut enhandcements, V4L2 control interface.
  85. *
  86. * "Diego Biurrun" <diego@biurrun.de>
  87. * DFP testing
  88. *
  89. * (following author is not in any relation with this code, but his code
  90. * is included in this driver)
  91. *
  92. * Based on framebuffer driver for VBE 2.0 compliant graphic boards
  93. * (c) 1998 Gerd Knorr <kraxel@cs.tu-berlin.de>
  94. *
  95. * (following author is not in any relation with this code, but his ideas
  96. * were used when writing this driver)
  97. *
  98. * FreeVBE/AF (Matrox), "Shawn Hargreaves" <shawn@talula.demon.co.uk>
  99. *
  100. */
  101. #include <linux/version.h>
  102. #define __OLD_VIDIOC_
  103. #include "matroxfb_base.h"
  104. #include "matroxfb_misc.h"
  105. #include "matroxfb_accel.h"
  106. #include "matroxfb_DAC1064.h"
  107. #include "matroxfb_Ti3026.h"
  108. #include "matroxfb_maven.h"
  109. #include "matroxfb_crtc2.h"
  110. #include "matroxfb_g450.h"
  111. #include <linux/matroxfb.h>
  112. #include <linux/interrupt.h>
  113. #include <linux/uaccess.h>
  114. #ifdef CONFIG_PPC_PMAC
  115. #include <asm/machdep.h>
  116. unsigned char nvram_read_byte(int);
  117. static int default_vmode = VMODE_NVRAM;
  118. static int default_cmode = CMODE_NVRAM;
  119. #endif
  120. static void matroxfb_unregister_device(struct matrox_fb_info* minfo);
  121. /* --------------------------------------------------------------------- */
  122. /*
  123. * card parameters
  124. */
  125. /* --------------------------------------------------------------------- */
  126. static struct fb_var_screeninfo vesafb_defined = {
  127. 640,480,640,480,/* W,H, W, H (virtual) load xres,xres_virtual*/
  128. 0,0, /* virtual -> visible no offset */
  129. 8, /* depth -> load bits_per_pixel */
  130. 0, /* greyscale ? */
  131. {0,0,0}, /* R */
  132. {0,0,0}, /* G */
  133. {0,0,0}, /* B */
  134. {0,0,0}, /* transparency */
  135. 0, /* standard pixel format */
  136. FB_ACTIVATE_NOW,
  137. -1,-1,
  138. FB_ACCELF_TEXT, /* accel flags */
  139. 39721L,48L,16L,33L,10L,
  140. 96L,2L,~0, /* No sync info */
  141. FB_VMODE_NONINTERLACED,
  142. 0, {0,0,0,0,0}
  143. };
  144. /* --------------------------------------------------------------------- */
  145. static void update_crtc2(WPMINFO unsigned int pos) {
  146. struct matroxfb_dh_fb_info* info = ACCESS_FBINFO(crtc2.info);
  147. /* Make sure that displays are compatible */
  148. if (info && (info->fbcon.var.bits_per_pixel == ACCESS_FBINFO(fbcon).var.bits_per_pixel)
  149. && (info->fbcon.var.xres_virtual == ACCESS_FBINFO(fbcon).var.xres_virtual)
  150. && (info->fbcon.var.green.length == ACCESS_FBINFO(fbcon).var.green.length)
  151. ) {
  152. switch (ACCESS_FBINFO(fbcon).var.bits_per_pixel) {
  153. case 16:
  154. case 32:
  155. pos = pos * 8;
  156. if (info->interlaced) {
  157. mga_outl(0x3C2C, pos);
  158. mga_outl(0x3C28, pos + ACCESS_FBINFO(fbcon).var.xres_virtual * ACCESS_FBINFO(fbcon).var.bits_per_pixel / 8);
  159. } else {
  160. mga_outl(0x3C28, pos);
  161. }
  162. break;
  163. }
  164. }
  165. }
  166. static void matroxfb_crtc1_panpos(WPMINFO2) {
  167. if (ACCESS_FBINFO(crtc1.panpos) >= 0) {
  168. unsigned long flags;
  169. int panpos;
  170. matroxfb_DAC_lock_irqsave(flags);
  171. panpos = ACCESS_FBINFO(crtc1.panpos);
  172. if (panpos >= 0) {
  173. unsigned int extvga_reg;
  174. ACCESS_FBINFO(crtc1.panpos) = -1; /* No update pending anymore */
  175. extvga_reg = mga_inb(M_EXTVGA_INDEX);
  176. mga_setr(M_EXTVGA_INDEX, 0x00, panpos);
  177. if (extvga_reg != 0x00) {
  178. mga_outb(M_EXTVGA_INDEX, extvga_reg);
  179. }
  180. }
  181. matroxfb_DAC_unlock_irqrestore(flags);
  182. }
  183. }
  184. static irqreturn_t matrox_irq(int irq, void *dev_id)
  185. {
  186. u_int32_t status;
  187. int handled = 0;
  188. MINFO_FROM(dev_id);
  189. status = mga_inl(M_STATUS);
  190. if (status & 0x20) {
  191. mga_outl(M_ICLEAR, 0x20);
  192. ACCESS_FBINFO(crtc1.vsync.cnt)++;
  193. matroxfb_crtc1_panpos(PMINFO2);
  194. wake_up_interruptible(&ACCESS_FBINFO(crtc1.vsync.wait));
  195. handled = 1;
  196. }
  197. if (status & 0x200) {
  198. mga_outl(M_ICLEAR, 0x200);
  199. ACCESS_FBINFO(crtc2.vsync.cnt)++;
  200. wake_up_interruptible(&ACCESS_FBINFO(crtc2.vsync.wait));
  201. handled = 1;
  202. }
  203. return IRQ_RETVAL(handled);
  204. }
  205. int matroxfb_enable_irq(WPMINFO int reenable) {
  206. u_int32_t bm;
  207. if (ACCESS_FBINFO(devflags.accelerator) == FB_ACCEL_MATROX_MGAG400)
  208. bm = 0x220;
  209. else
  210. bm = 0x020;
  211. if (!test_and_set_bit(0, &ACCESS_FBINFO(irq_flags))) {
  212. if (request_irq(ACCESS_FBINFO(pcidev)->irq, matrox_irq,
  213. IRQF_SHARED, "matroxfb", MINFO)) {
  214. clear_bit(0, &ACCESS_FBINFO(irq_flags));
  215. return -EINVAL;
  216. }
  217. /* Clear any pending field interrupts */
  218. mga_outl(M_ICLEAR, bm);
  219. mga_outl(M_IEN, mga_inl(M_IEN) | bm);
  220. } else if (reenable) {
  221. u_int32_t ien;
  222. ien = mga_inl(M_IEN);
  223. if ((ien & bm) != bm) {
  224. printk(KERN_DEBUG "matroxfb: someone disabled IRQ [%08X]\n", ien);
  225. mga_outl(M_IEN, ien | bm);
  226. }
  227. }
  228. return 0;
  229. }
  230. static void matroxfb_disable_irq(WPMINFO2) {
  231. if (test_and_clear_bit(0, &ACCESS_FBINFO(irq_flags))) {
  232. /* Flush pending pan-at-vbl request... */
  233. matroxfb_crtc1_panpos(PMINFO2);
  234. if (ACCESS_FBINFO(devflags.accelerator) == FB_ACCEL_MATROX_MGAG400)
  235. mga_outl(M_IEN, mga_inl(M_IEN) & ~0x220);
  236. else
  237. mga_outl(M_IEN, mga_inl(M_IEN) & ~0x20);
  238. free_irq(ACCESS_FBINFO(pcidev)->irq, MINFO);
  239. }
  240. }
  241. int matroxfb_wait_for_sync(WPMINFO u_int32_t crtc) {
  242. struct matrox_vsync *vs;
  243. unsigned int cnt;
  244. int ret;
  245. switch (crtc) {
  246. case 0:
  247. vs = &ACCESS_FBINFO(crtc1.vsync);
  248. break;
  249. case 1:
  250. if (ACCESS_FBINFO(devflags.accelerator) != FB_ACCEL_MATROX_MGAG400) {
  251. return -ENODEV;
  252. }
  253. vs = &ACCESS_FBINFO(crtc2.vsync);
  254. break;
  255. default:
  256. return -ENODEV;
  257. }
  258. ret = matroxfb_enable_irq(PMINFO 0);
  259. if (ret) {
  260. return ret;
  261. }
  262. cnt = vs->cnt;
  263. ret = wait_event_interruptible_timeout(vs->wait, cnt != vs->cnt, HZ/10);
  264. if (ret < 0) {
  265. return ret;
  266. }
  267. if (ret == 0) {
  268. matroxfb_enable_irq(PMINFO 1);
  269. return -ETIMEDOUT;
  270. }
  271. return 0;
  272. }
  273. /* --------------------------------------------------------------------- */
  274. static void matrox_pan_var(WPMINFO struct fb_var_screeninfo *var) {
  275. unsigned int pos;
  276. unsigned short p0, p1, p2;
  277. #ifdef CONFIG_FB_MATROX_32MB
  278. unsigned int p3;
  279. #endif
  280. int vbl;
  281. unsigned long flags;
  282. CRITFLAGS
  283. DBG(__func__)
  284. if (ACCESS_FBINFO(dead))
  285. return;
  286. ACCESS_FBINFO(fbcon).var.xoffset = var->xoffset;
  287. ACCESS_FBINFO(fbcon).var.yoffset = var->yoffset;
  288. pos = (ACCESS_FBINFO(fbcon).var.yoffset * ACCESS_FBINFO(fbcon).var.xres_virtual + ACCESS_FBINFO(fbcon).var.xoffset) * ACCESS_FBINFO(curr.final_bppShift) / 32;
  289. pos += ACCESS_FBINFO(curr.ydstorg.chunks);
  290. p0 = ACCESS_FBINFO(hw).CRTC[0x0D] = pos & 0xFF;
  291. p1 = ACCESS_FBINFO(hw).CRTC[0x0C] = (pos & 0xFF00) >> 8;
  292. p2 = ACCESS_FBINFO(hw).CRTCEXT[0] = (ACCESS_FBINFO(hw).CRTCEXT[0] & 0xB0) | ((pos >> 16) & 0x0F) | ((pos >> 14) & 0x40);
  293. #ifdef CONFIG_FB_MATROX_32MB
  294. p3 = ACCESS_FBINFO(hw).CRTCEXT[8] = pos >> 21;
  295. #endif
  296. /* FB_ACTIVATE_VBL and we can acquire interrupts? Honor FB_ACTIVATE_VBL then... */
  297. vbl = (var->activate & FB_ACTIVATE_VBL) && (matroxfb_enable_irq(PMINFO 0) == 0);
  298. CRITBEGIN
  299. matroxfb_DAC_lock_irqsave(flags);
  300. mga_setr(M_CRTC_INDEX, 0x0D, p0);
  301. mga_setr(M_CRTC_INDEX, 0x0C, p1);
  302. #ifdef CONFIG_FB_MATROX_32MB
  303. if (ACCESS_FBINFO(devflags.support32MB))
  304. mga_setr(M_EXTVGA_INDEX, 0x08, p3);
  305. #endif
  306. if (vbl) {
  307. ACCESS_FBINFO(crtc1.panpos) = p2;
  308. } else {
  309. /* Abort any pending change */
  310. ACCESS_FBINFO(crtc1.panpos) = -1;
  311. mga_setr(M_EXTVGA_INDEX, 0x00, p2);
  312. }
  313. matroxfb_DAC_unlock_irqrestore(flags);
  314. update_crtc2(PMINFO pos);
  315. CRITEND
  316. }
  317. static void matroxfb_remove(WPMINFO int dummy) {
  318. /* Currently we are holding big kernel lock on all dead & usecount updates.
  319. * Destroy everything after all users release it. Especially do not unregister
  320. * framebuffer and iounmap memory, neither fbmem nor fbcon-cfb* does not check
  321. * for device unplugged when in use.
  322. * In future we should point mmio.vbase & video.vbase somewhere where we can
  323. * write data without causing too much damage...
  324. */
  325. ACCESS_FBINFO(dead) = 1;
  326. if (ACCESS_FBINFO(usecount)) {
  327. /* destroy it later */
  328. return;
  329. }
  330. matroxfb_unregister_device(MINFO);
  331. unregister_framebuffer(&ACCESS_FBINFO(fbcon));
  332. matroxfb_g450_shutdown(PMINFO2);
  333. #ifdef CONFIG_MTRR
  334. if (ACCESS_FBINFO(mtrr.vram_valid))
  335. mtrr_del(ACCESS_FBINFO(mtrr.vram), ACCESS_FBINFO(video.base), ACCESS_FBINFO(video.len));
  336. #endif
  337. mga_iounmap(ACCESS_FBINFO(mmio.vbase));
  338. mga_iounmap(ACCESS_FBINFO(video.vbase));
  339. release_mem_region(ACCESS_FBINFO(video.base), ACCESS_FBINFO(video.len_maximum));
  340. release_mem_region(ACCESS_FBINFO(mmio.base), 16384);
  341. #ifdef CONFIG_FB_MATROX_MULTIHEAD
  342. kfree(minfo);
  343. #endif
  344. }
  345. /*
  346. * Open/Release the frame buffer device
  347. */
  348. static int matroxfb_open(struct fb_info *info, int user)
  349. {
  350. MINFO_FROM_INFO(info);
  351. DBG_LOOP(__func__)
  352. if (ACCESS_FBINFO(dead)) {
  353. return -ENXIO;
  354. }
  355. ACCESS_FBINFO(usecount)++;
  356. if (user) {
  357. ACCESS_FBINFO(userusecount)++;
  358. }
  359. return(0);
  360. }
  361. static int matroxfb_release(struct fb_info *info, int user)
  362. {
  363. MINFO_FROM_INFO(info);
  364. DBG_LOOP(__func__)
  365. if (user) {
  366. if (0 == --ACCESS_FBINFO(userusecount)) {
  367. matroxfb_disable_irq(PMINFO2);
  368. }
  369. }
  370. if (!(--ACCESS_FBINFO(usecount)) && ACCESS_FBINFO(dead)) {
  371. matroxfb_remove(PMINFO 0);
  372. }
  373. return(0);
  374. }
  375. static int matroxfb_pan_display(struct fb_var_screeninfo *var,
  376. struct fb_info* info) {
  377. MINFO_FROM_INFO(info);
  378. DBG(__func__)
  379. matrox_pan_var(PMINFO var);
  380. return 0;
  381. }
  382. static int matroxfb_get_final_bppShift(CPMINFO int bpp) {
  383. int bppshft2;
  384. DBG(__func__)
  385. bppshft2 = bpp;
  386. if (!bppshft2) {
  387. return 8;
  388. }
  389. if (isInterleave(MINFO))
  390. bppshft2 >>= 1;
  391. if (ACCESS_FBINFO(devflags.video64bits))
  392. bppshft2 >>= 1;
  393. return bppshft2;
  394. }
  395. static int matroxfb_test_and_set_rounding(CPMINFO int xres, int bpp) {
  396. int over;
  397. int rounding;
  398. DBG(__func__)
  399. switch (bpp) {
  400. case 0: return xres;
  401. case 4: rounding = 128;
  402. break;
  403. case 8: rounding = 64; /* doc says 64; 32 is OK for G400 */
  404. break;
  405. case 16: rounding = 32;
  406. break;
  407. case 24: rounding = 64; /* doc says 64; 32 is OK for G400 */
  408. break;
  409. default: rounding = 16;
  410. /* on G400, 16 really does not work */
  411. if (ACCESS_FBINFO(devflags.accelerator) == FB_ACCEL_MATROX_MGAG400)
  412. rounding = 32;
  413. break;
  414. }
  415. if (isInterleave(MINFO)) {
  416. rounding *= 2;
  417. }
  418. over = xres % rounding;
  419. if (over)
  420. xres += rounding-over;
  421. return xres;
  422. }
  423. static int matroxfb_pitch_adjust(CPMINFO int xres, int bpp) {
  424. const int* width;
  425. int xres_new;
  426. DBG(__func__)
  427. if (!bpp) return xres;
  428. width = ACCESS_FBINFO(capable.vxres);
  429. if (ACCESS_FBINFO(devflags.precise_width)) {
  430. while (*width) {
  431. if ((*width >= xres) && (matroxfb_test_and_set_rounding(PMINFO *width, bpp) == *width)) {
  432. break;
  433. }
  434. width++;
  435. }
  436. xres_new = *width;
  437. } else {
  438. xres_new = matroxfb_test_and_set_rounding(PMINFO xres, bpp);
  439. }
  440. return xres_new;
  441. }
  442. static int matroxfb_get_cmap_len(struct fb_var_screeninfo *var) {
  443. DBG(__func__)
  444. switch (var->bits_per_pixel) {
  445. case 4:
  446. return 16; /* pseudocolor... 16 entries HW palette */
  447. case 8:
  448. return 256; /* pseudocolor... 256 entries HW palette */
  449. case 16:
  450. return 16; /* directcolor... 16 entries SW palette */
  451. /* Mystique: truecolor, 16 entries SW palette, HW palette hardwired into 1:1 mapping */
  452. case 24:
  453. return 16; /* directcolor... 16 entries SW palette */
  454. /* Mystique: truecolor, 16 entries SW palette, HW palette hardwired into 1:1 mapping */
  455. case 32:
  456. return 16; /* directcolor... 16 entries SW palette */
  457. /* Mystique: truecolor, 16 entries SW palette, HW palette hardwired into 1:1 mapping */
  458. }
  459. return 16; /* return something reasonable... or panic()? */
  460. }
  461. static int matroxfb_decode_var(CPMINFO struct fb_var_screeninfo *var, int *visual, int *video_cmap_len, unsigned int* ydstorg) {
  462. struct RGBT {
  463. unsigned char bpp;
  464. struct {
  465. unsigned char offset,
  466. length;
  467. } red,
  468. green,
  469. blue,
  470. transp;
  471. signed char visual;
  472. };
  473. static const struct RGBT table[]= {
  474. { 8,{ 0,8},{0,8},{0,8},{ 0,0},MX_VISUAL_PSEUDOCOLOR},
  475. {15,{10,5},{5,5},{0,5},{15,1},MX_VISUAL_DIRECTCOLOR},
  476. {16,{11,5},{5,6},{0,5},{ 0,0},MX_VISUAL_DIRECTCOLOR},
  477. {24,{16,8},{8,8},{0,8},{ 0,0},MX_VISUAL_DIRECTCOLOR},
  478. {32,{16,8},{8,8},{0,8},{24,8},MX_VISUAL_DIRECTCOLOR}
  479. };
  480. struct RGBT const *rgbt;
  481. unsigned int bpp = var->bits_per_pixel;
  482. unsigned int vramlen;
  483. unsigned int memlen;
  484. DBG(__func__)
  485. switch (bpp) {
  486. case 4: if (!ACCESS_FBINFO(capable.cfb4)) return -EINVAL;
  487. break;
  488. case 8: break;
  489. case 16: break;
  490. case 24: break;
  491. case 32: break;
  492. default: return -EINVAL;
  493. }
  494. *ydstorg = 0;
  495. vramlen = ACCESS_FBINFO(video.len_usable);
  496. if (var->yres_virtual < var->yres)
  497. var->yres_virtual = var->yres;
  498. if (var->xres_virtual < var->xres)
  499. var->xres_virtual = var->xres;
  500. var->xres_virtual = matroxfb_pitch_adjust(PMINFO var->xres_virtual, bpp);
  501. memlen = var->xres_virtual * bpp * var->yres_virtual / 8;
  502. if (memlen > vramlen) {
  503. var->yres_virtual = vramlen * 8 / (var->xres_virtual * bpp);
  504. memlen = var->xres_virtual * bpp * var->yres_virtual / 8;
  505. }
  506. /* There is hardware bug that no line can cross 4MB boundary */
  507. /* give up for CFB24, it is impossible to easy workaround it */
  508. /* for other try to do something */
  509. if (!ACCESS_FBINFO(capable.cross4MB) && (memlen > 0x400000)) {
  510. if (bpp == 24) {
  511. /* sorry */
  512. } else {
  513. unsigned int linelen;
  514. unsigned int m1 = linelen = var->xres_virtual * bpp / 8;
  515. unsigned int m2 = PAGE_SIZE; /* or 128 if you do not need PAGE ALIGNED address */
  516. unsigned int max_yres;
  517. while (m1) {
  518. int t;
  519. while (m2 >= m1) m2 -= m1;
  520. t = m1;
  521. m1 = m2;
  522. m2 = t;
  523. }
  524. m2 = linelen * PAGE_SIZE / m2;
  525. *ydstorg = m2 = 0x400000 % m2;
  526. max_yres = (vramlen - m2) / linelen;
  527. if (var->yres_virtual > max_yres)
  528. var->yres_virtual = max_yres;
  529. }
  530. }
  531. /* YDSTLEN contains only signed 16bit value */
  532. if (var->yres_virtual > 32767)
  533. var->yres_virtual = 32767;
  534. /* we must round yres/xres down, we already rounded y/xres_virtual up
  535. if it was possible. We should return -EINVAL, but I disagree */
  536. if (var->yres_virtual < var->yres)
  537. var->yres = var->yres_virtual;
  538. if (var->xres_virtual < var->xres)
  539. var->xres = var->xres_virtual;
  540. if (var->xoffset + var->xres > var->xres_virtual)
  541. var->xoffset = var->xres_virtual - var->xres;
  542. if (var->yoffset + var->yres > var->yres_virtual)
  543. var->yoffset = var->yres_virtual - var->yres;
  544. if (bpp == 16 && var->green.length == 5) {
  545. bpp--; /* an artifical value - 15 */
  546. }
  547. for (rgbt = table; rgbt->bpp < bpp; rgbt++);
  548. #define SETCLR(clr)\
  549. var->clr.offset = rgbt->clr.offset;\
  550. var->clr.length = rgbt->clr.length
  551. SETCLR(red);
  552. SETCLR(green);
  553. SETCLR(blue);
  554. SETCLR(transp);
  555. #undef SETCLR
  556. *visual = rgbt->visual;
  557. if (bpp > 8)
  558. dprintk("matroxfb: truecolor: "
  559. "size=%d:%d:%d:%d, shift=%d:%d:%d:%d\n",
  560. var->transp.length, var->red.length, var->green.length, var->blue.length,
  561. var->transp.offset, var->red.offset, var->green.offset, var->blue.offset);
  562. *video_cmap_len = matroxfb_get_cmap_len(var);
  563. dprintk(KERN_INFO "requested %d*%d/%dbpp (%d*%d)\n", var->xres, var->yres, var->bits_per_pixel,
  564. var->xres_virtual, var->yres_virtual);
  565. return 0;
  566. }
  567. static int matroxfb_setcolreg(unsigned regno, unsigned red, unsigned green,
  568. unsigned blue, unsigned transp,
  569. struct fb_info *fb_info)
  570. {
  571. #ifdef CONFIG_FB_MATROX_MULTIHEAD
  572. struct matrox_fb_info* minfo = container_of(fb_info, struct matrox_fb_info, fbcon);
  573. #endif
  574. DBG(__func__)
  575. /*
  576. * Set a single color register. The values supplied are
  577. * already rounded down to the hardware's capabilities
  578. * (according to the entries in the `var' structure). Return
  579. * != 0 for invalid regno.
  580. */
  581. if (regno >= ACCESS_FBINFO(curr.cmap_len))
  582. return 1;
  583. if (ACCESS_FBINFO(fbcon).var.grayscale) {
  584. /* gray = 0.30*R + 0.59*G + 0.11*B */
  585. red = green = blue = (red * 77 + green * 151 + blue * 28) >> 8;
  586. }
  587. red = CNVT_TOHW(red, ACCESS_FBINFO(fbcon).var.red.length);
  588. green = CNVT_TOHW(green, ACCESS_FBINFO(fbcon).var.green.length);
  589. blue = CNVT_TOHW(blue, ACCESS_FBINFO(fbcon).var.blue.length);
  590. transp = CNVT_TOHW(transp, ACCESS_FBINFO(fbcon).var.transp.length);
  591. switch (ACCESS_FBINFO(fbcon).var.bits_per_pixel) {
  592. case 4:
  593. case 8:
  594. mga_outb(M_DAC_REG, regno);
  595. mga_outb(M_DAC_VAL, red);
  596. mga_outb(M_DAC_VAL, green);
  597. mga_outb(M_DAC_VAL, blue);
  598. break;
  599. case 16:
  600. if (regno >= 16)
  601. break;
  602. {
  603. u_int16_t col =
  604. (red << ACCESS_FBINFO(fbcon).var.red.offset) |
  605. (green << ACCESS_FBINFO(fbcon).var.green.offset) |
  606. (blue << ACCESS_FBINFO(fbcon).var.blue.offset) |
  607. (transp << ACCESS_FBINFO(fbcon).var.transp.offset); /* for 1:5:5:5 */
  608. ACCESS_FBINFO(cmap[regno]) = col | (col << 16);
  609. }
  610. break;
  611. case 24:
  612. case 32:
  613. if (regno >= 16)
  614. break;
  615. ACCESS_FBINFO(cmap[regno]) =
  616. (red << ACCESS_FBINFO(fbcon).var.red.offset) |
  617. (green << ACCESS_FBINFO(fbcon).var.green.offset) |
  618. (blue << ACCESS_FBINFO(fbcon).var.blue.offset) |
  619. (transp << ACCESS_FBINFO(fbcon).var.transp.offset); /* 8:8:8:8 */
  620. break;
  621. }
  622. return 0;
  623. }
  624. static void matroxfb_init_fix(WPMINFO2)
  625. {
  626. struct fb_fix_screeninfo *fix = &ACCESS_FBINFO(fbcon).fix;
  627. DBG(__func__)
  628. strcpy(fix->id,"MATROX");
  629. fix->xpanstep = 8; /* 8 for 8bpp, 4 for 16bpp, 2 for 32bpp */
  630. fix->ypanstep = 1;
  631. fix->ywrapstep = 0;
  632. fix->mmio_start = ACCESS_FBINFO(mmio.base);
  633. fix->mmio_len = ACCESS_FBINFO(mmio.len);
  634. fix->accel = ACCESS_FBINFO(devflags.accelerator);
  635. }
  636. static void matroxfb_update_fix(WPMINFO2)
  637. {
  638. struct fb_fix_screeninfo *fix = &ACCESS_FBINFO(fbcon).fix;
  639. DBG(__func__)
  640. fix->smem_start = ACCESS_FBINFO(video.base) + ACCESS_FBINFO(curr.ydstorg.bytes);
  641. fix->smem_len = ACCESS_FBINFO(video.len_usable) - ACCESS_FBINFO(curr.ydstorg.bytes);
  642. }
  643. static int matroxfb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
  644. {
  645. int err;
  646. int visual;
  647. int cmap_len;
  648. unsigned int ydstorg;
  649. MINFO_FROM_INFO(info);
  650. if (ACCESS_FBINFO(dead)) {
  651. return -ENXIO;
  652. }
  653. if ((err = matroxfb_decode_var(PMINFO var, &visual, &cmap_len, &ydstorg)) != 0)
  654. return err;
  655. return 0;
  656. }
  657. static int matroxfb_set_par(struct fb_info *info)
  658. {
  659. int err;
  660. int visual;
  661. int cmap_len;
  662. unsigned int ydstorg;
  663. struct fb_var_screeninfo *var;
  664. MINFO_FROM_INFO(info);
  665. DBG(__func__)
  666. if (ACCESS_FBINFO(dead)) {
  667. return -ENXIO;
  668. }
  669. var = &info->var;
  670. if ((err = matroxfb_decode_var(PMINFO var, &visual, &cmap_len, &ydstorg)) != 0)
  671. return err;
  672. ACCESS_FBINFO(fbcon.screen_base) = vaddr_va(ACCESS_FBINFO(video.vbase)) + ydstorg;
  673. matroxfb_update_fix(PMINFO2);
  674. ACCESS_FBINFO(fbcon).fix.visual = visual;
  675. ACCESS_FBINFO(fbcon).fix.type = FB_TYPE_PACKED_PIXELS;
  676. ACCESS_FBINFO(fbcon).fix.type_aux = 0;
  677. ACCESS_FBINFO(fbcon).fix.line_length = (var->xres_virtual * var->bits_per_pixel) >> 3;
  678. {
  679. unsigned int pos;
  680. ACCESS_FBINFO(curr.cmap_len) = cmap_len;
  681. ydstorg += ACCESS_FBINFO(devflags.ydstorg);
  682. ACCESS_FBINFO(curr.ydstorg.bytes) = ydstorg;
  683. ACCESS_FBINFO(curr.ydstorg.chunks) = ydstorg >> (isInterleave(MINFO)?3:2);
  684. if (var->bits_per_pixel == 4)
  685. ACCESS_FBINFO(curr.ydstorg.pixels) = ydstorg;
  686. else
  687. ACCESS_FBINFO(curr.ydstorg.pixels) = (ydstorg * 8) / var->bits_per_pixel;
  688. ACCESS_FBINFO(curr.final_bppShift) = matroxfb_get_final_bppShift(PMINFO var->bits_per_pixel);
  689. { struct my_timming mt;
  690. struct matrox_hw_state* hw;
  691. int out;
  692. matroxfb_var2my(var, &mt);
  693. mt.crtc = MATROXFB_SRC_CRTC1;
  694. /* CRTC1 delays */
  695. switch (var->bits_per_pixel) {
  696. case 0: mt.delay = 31 + 0; break;
  697. case 16: mt.delay = 21 + 8; break;
  698. case 24: mt.delay = 17 + 8; break;
  699. case 32: mt.delay = 16 + 8; break;
  700. default: mt.delay = 31 + 8; break;
  701. }
  702. hw = &ACCESS_FBINFO(hw);
  703. down_read(&ACCESS_FBINFO(altout).lock);
  704. for (out = 0; out < MATROXFB_MAX_OUTPUTS; out++) {
  705. if (ACCESS_FBINFO(outputs[out]).src == MATROXFB_SRC_CRTC1 &&
  706. ACCESS_FBINFO(outputs[out]).output->compute) {
  707. ACCESS_FBINFO(outputs[out]).output->compute(ACCESS_FBINFO(outputs[out]).data, &mt);
  708. }
  709. }
  710. up_read(&ACCESS_FBINFO(altout).lock);
  711. ACCESS_FBINFO(crtc1).pixclock = mt.pixclock;
  712. ACCESS_FBINFO(crtc1).mnp = mt.mnp;
  713. ACCESS_FBINFO(hw_switch->init(PMINFO &mt));
  714. pos = (var->yoffset * var->xres_virtual + var->xoffset) * ACCESS_FBINFO(curr.final_bppShift) / 32;
  715. pos += ACCESS_FBINFO(curr.ydstorg.chunks);
  716. hw->CRTC[0x0D] = pos & 0xFF;
  717. hw->CRTC[0x0C] = (pos & 0xFF00) >> 8;
  718. hw->CRTCEXT[0] = (hw->CRTCEXT[0] & 0xF0) | ((pos >> 16) & 0x0F) | ((pos >> 14) & 0x40);
  719. hw->CRTCEXT[8] = pos >> 21;
  720. ACCESS_FBINFO(hw_switch->restore(PMINFO2));
  721. update_crtc2(PMINFO pos);
  722. down_read(&ACCESS_FBINFO(altout).lock);
  723. for (out = 0; out < MATROXFB_MAX_OUTPUTS; out++) {
  724. if (ACCESS_FBINFO(outputs[out]).src == MATROXFB_SRC_CRTC1 &&
  725. ACCESS_FBINFO(outputs[out]).output->program) {
  726. ACCESS_FBINFO(outputs[out]).output->program(ACCESS_FBINFO(outputs[out]).data);
  727. }
  728. }
  729. for (out = 0; out < MATROXFB_MAX_OUTPUTS; out++) {
  730. if (ACCESS_FBINFO(outputs[out]).src == MATROXFB_SRC_CRTC1 &&
  731. ACCESS_FBINFO(outputs[out]).output->start) {
  732. ACCESS_FBINFO(outputs[out]).output->start(ACCESS_FBINFO(outputs[out]).data);
  733. }
  734. }
  735. up_read(&ACCESS_FBINFO(altout).lock);
  736. matrox_cfbX_init(PMINFO2);
  737. }
  738. }
  739. ACCESS_FBINFO(initialized) = 1;
  740. return 0;
  741. }
  742. static int matroxfb_get_vblank(WPMINFO struct fb_vblank *vblank)
  743. {
  744. unsigned int sts1;
  745. matroxfb_enable_irq(PMINFO 0);
  746. memset(vblank, 0, sizeof(*vblank));
  747. vblank->flags = FB_VBLANK_HAVE_VCOUNT | FB_VBLANK_HAVE_VSYNC |
  748. FB_VBLANK_HAVE_VBLANK | FB_VBLANK_HAVE_HBLANK;
  749. sts1 = mga_inb(M_INSTS1);
  750. vblank->vcount = mga_inl(M_VCOUNT);
  751. /* BTW, on my PIII/450 with G400, reading M_INSTS1
  752. byte makes this call about 12% slower (1.70 vs. 2.05 us
  753. per ioctl()) */
  754. if (sts1 & 1)
  755. vblank->flags |= FB_VBLANK_HBLANKING;
  756. if (sts1 & 8)
  757. vblank->flags |= FB_VBLANK_VSYNCING;
  758. if (vblank->vcount >= ACCESS_FBINFO(fbcon).var.yres)
  759. vblank->flags |= FB_VBLANK_VBLANKING;
  760. if (test_bit(0, &ACCESS_FBINFO(irq_flags))) {
  761. vblank->flags |= FB_VBLANK_HAVE_COUNT;
  762. /* Only one writer, aligned int value...
  763. it should work without lock and without atomic_t */
  764. vblank->count = ACCESS_FBINFO(crtc1).vsync.cnt;
  765. }
  766. return 0;
  767. }
  768. static struct matrox_altout panellink_output = {
  769. .name = "Panellink output",
  770. };
  771. static int matroxfb_ioctl(struct fb_info *info,
  772. unsigned int cmd, unsigned long arg)
  773. {
  774. void __user *argp = (void __user *)arg;
  775. MINFO_FROM_INFO(info);
  776. DBG(__func__)
  777. if (ACCESS_FBINFO(dead)) {
  778. return -ENXIO;
  779. }
  780. switch (cmd) {
  781. case FBIOGET_VBLANK:
  782. {
  783. struct fb_vblank vblank;
  784. int err;
  785. err = matroxfb_get_vblank(PMINFO &vblank);
  786. if (err)
  787. return err;
  788. if (copy_to_user(argp, &vblank, sizeof(vblank)))
  789. return -EFAULT;
  790. return 0;
  791. }
  792. case FBIO_WAITFORVSYNC:
  793. {
  794. u_int32_t crt;
  795. if (get_user(crt, (u_int32_t __user *)arg))
  796. return -EFAULT;
  797. return matroxfb_wait_for_sync(PMINFO crt);
  798. }
  799. case MATROXFB_SET_OUTPUT_MODE:
  800. {
  801. struct matroxioc_output_mode mom;
  802. struct matrox_altout *oproc;
  803. int val;
  804. if (copy_from_user(&mom, argp, sizeof(mom)))
  805. return -EFAULT;
  806. if (mom.output >= MATROXFB_MAX_OUTPUTS)
  807. return -ENXIO;
  808. down_read(&ACCESS_FBINFO(altout.lock));
  809. oproc = ACCESS_FBINFO(outputs[mom.output]).output;
  810. if (!oproc) {
  811. val = -ENXIO;
  812. } else if (!oproc->verifymode) {
  813. if (mom.mode == MATROXFB_OUTPUT_MODE_MONITOR) {
  814. val = 0;
  815. } else {
  816. val = -EINVAL;
  817. }
  818. } else {
  819. val = oproc->verifymode(ACCESS_FBINFO(outputs[mom.output]).data, mom.mode);
  820. }
  821. if (!val) {
  822. if (ACCESS_FBINFO(outputs[mom.output]).mode != mom.mode) {
  823. ACCESS_FBINFO(outputs[mom.output]).mode = mom.mode;
  824. val = 1;
  825. }
  826. }
  827. up_read(&ACCESS_FBINFO(altout.lock));
  828. if (val != 1)
  829. return val;
  830. switch (ACCESS_FBINFO(outputs[mom.output]).src) {
  831. case MATROXFB_SRC_CRTC1:
  832. matroxfb_set_par(info);
  833. break;
  834. case MATROXFB_SRC_CRTC2:
  835. {
  836. struct matroxfb_dh_fb_info* crtc2;
  837. down_read(&ACCESS_FBINFO(crtc2.lock));
  838. crtc2 = ACCESS_FBINFO(crtc2.info);
  839. if (crtc2)
  840. crtc2->fbcon.fbops->fb_set_par(&crtc2->fbcon);
  841. up_read(&ACCESS_FBINFO(crtc2.lock));
  842. }
  843. break;
  844. }
  845. return 0;
  846. }
  847. case MATROXFB_GET_OUTPUT_MODE:
  848. {
  849. struct matroxioc_output_mode mom;
  850. struct matrox_altout *oproc;
  851. int val;
  852. if (copy_from_user(&mom, argp, sizeof(mom)))
  853. return -EFAULT;
  854. if (mom.output >= MATROXFB_MAX_OUTPUTS)
  855. return -ENXIO;
  856. down_read(&ACCESS_FBINFO(altout.lock));
  857. oproc = ACCESS_FBINFO(outputs[mom.output]).output;
  858. if (!oproc) {
  859. val = -ENXIO;
  860. } else {
  861. mom.mode = ACCESS_FBINFO(outputs[mom.output]).mode;
  862. val = 0;
  863. }
  864. up_read(&ACCESS_FBINFO(altout.lock));
  865. if (val)
  866. return val;
  867. if (copy_to_user(argp, &mom, sizeof(mom)))
  868. return -EFAULT;
  869. return 0;
  870. }
  871. case MATROXFB_SET_OUTPUT_CONNECTION:
  872. {
  873. u_int32_t tmp;
  874. int i;
  875. int changes;
  876. if (copy_from_user(&tmp, argp, sizeof(tmp)))
  877. return -EFAULT;
  878. for (i = 0; i < 32; i++) {
  879. if (tmp & (1 << i)) {
  880. if (i >= MATROXFB_MAX_OUTPUTS)
  881. return -ENXIO;
  882. if (!ACCESS_FBINFO(outputs[i]).output)
  883. return -ENXIO;
  884. switch (ACCESS_FBINFO(outputs[i]).src) {
  885. case MATROXFB_SRC_NONE:
  886. case MATROXFB_SRC_CRTC1:
  887. break;
  888. default:
  889. return -EBUSY;
  890. }
  891. }
  892. }
  893. if (ACCESS_FBINFO(devflags.panellink)) {
  894. if (tmp & MATROXFB_OUTPUT_CONN_DFP) {
  895. if (tmp & MATROXFB_OUTPUT_CONN_SECONDARY)
  896. return -EINVAL;
  897. for (i = 0; i < MATROXFB_MAX_OUTPUTS; i++) {
  898. if (ACCESS_FBINFO(outputs[i]).src == MATROXFB_SRC_CRTC2) {
  899. return -EBUSY;
  900. }
  901. }
  902. }
  903. }
  904. changes = 0;
  905. for (i = 0; i < MATROXFB_MAX_OUTPUTS; i++) {
  906. if (tmp & (1 << i)) {
  907. if (ACCESS_FBINFO(outputs[i]).src != MATROXFB_SRC_CRTC1) {
  908. changes = 1;
  909. ACCESS_FBINFO(outputs[i]).src = MATROXFB_SRC_CRTC1;
  910. }
  911. } else if (ACCESS_FBINFO(outputs[i]).src == MATROXFB_SRC_CRTC1) {
  912. changes = 1;
  913. ACCESS_FBINFO(outputs[i]).src = MATROXFB_SRC_NONE;
  914. }
  915. }
  916. if (!changes)
  917. return 0;
  918. matroxfb_set_par(info);
  919. return 0;
  920. }
  921. case MATROXFB_GET_OUTPUT_CONNECTION:
  922. {
  923. u_int32_t conn = 0;
  924. int i;
  925. for (i = 0; i < MATROXFB_MAX_OUTPUTS; i++) {
  926. if (ACCESS_FBINFO(outputs[i]).src == MATROXFB_SRC_CRTC1) {
  927. conn |= 1 << i;
  928. }
  929. }
  930. if (put_user(conn, (u_int32_t __user *)arg))
  931. return -EFAULT;
  932. return 0;
  933. }
  934. case MATROXFB_GET_AVAILABLE_OUTPUTS:
  935. {
  936. u_int32_t conn = 0;
  937. int i;
  938. for (i = 0; i < MATROXFB_MAX_OUTPUTS; i++) {
  939. if (ACCESS_FBINFO(outputs[i]).output) {
  940. switch (ACCESS_FBINFO(outputs[i]).src) {
  941. case MATROXFB_SRC_NONE:
  942. case MATROXFB_SRC_CRTC1:
  943. conn |= 1 << i;
  944. break;
  945. }
  946. }
  947. }
  948. if (ACCESS_FBINFO(devflags.panellink)) {
  949. if (conn & MATROXFB_OUTPUT_CONN_DFP)
  950. conn &= ~MATROXFB_OUTPUT_CONN_SECONDARY;
  951. if (conn & MATROXFB_OUTPUT_CONN_SECONDARY)
  952. conn &= ~MATROXFB_OUTPUT_CONN_DFP;
  953. }
  954. if (put_user(conn, (u_int32_t __user *)arg))
  955. return -EFAULT;
  956. return 0;
  957. }
  958. case MATROXFB_GET_ALL_OUTPUTS:
  959. {
  960. u_int32_t conn = 0;
  961. int i;
  962. for (i = 0; i < MATROXFB_MAX_OUTPUTS; i++) {
  963. if (ACCESS_FBINFO(outputs[i]).output) {
  964. conn |= 1 << i;
  965. }
  966. }
  967. if (put_user(conn, (u_int32_t __user *)arg))
  968. return -EFAULT;
  969. return 0;
  970. }
  971. case VIDIOC_QUERYCAP:
  972. {
  973. struct v4l2_capability r;
  974. memset(&r, 0, sizeof(r));
  975. strcpy(r.driver, "matroxfb");
  976. strcpy(r.card, "Matrox");
  977. sprintf(r.bus_info, "PCI:%s", pci_name(ACCESS_FBINFO(pcidev)));
  978. r.version = KERNEL_VERSION(1,0,0);
  979. r.capabilities = V4L2_CAP_VIDEO_OUTPUT;
  980. if (copy_to_user(argp, &r, sizeof(r)))
  981. return -EFAULT;
  982. return 0;
  983. }
  984. case VIDIOC_QUERYCTRL:
  985. {
  986. struct v4l2_queryctrl qctrl;
  987. int err;
  988. if (copy_from_user(&qctrl, argp, sizeof(qctrl)))
  989. return -EFAULT;
  990. down_read(&ACCESS_FBINFO(altout).lock);
  991. if (!ACCESS_FBINFO(outputs[1]).output) {
  992. err = -ENXIO;
  993. } else if (ACCESS_FBINFO(outputs[1]).output->getqueryctrl) {
  994. err = ACCESS_FBINFO(outputs[1]).output->getqueryctrl(ACCESS_FBINFO(outputs[1]).data, &qctrl);
  995. } else {
  996. err = -EINVAL;
  997. }
  998. up_read(&ACCESS_FBINFO(altout).lock);
  999. if (err >= 0 &&
  1000. copy_to_user(argp, &qctrl, sizeof(qctrl)))
  1001. return -EFAULT;
  1002. return err;
  1003. }
  1004. case VIDIOC_G_CTRL:
  1005. {
  1006. struct v4l2_control ctrl;
  1007. int err;
  1008. if (copy_from_user(&ctrl, argp, sizeof(ctrl)))
  1009. return -EFAULT;
  1010. down_read(&ACCESS_FBINFO(altout).lock);
  1011. if (!ACCESS_FBINFO(outputs[1]).output) {
  1012. err = -ENXIO;
  1013. } else if (ACCESS_FBINFO(outputs[1]).output->getctrl) {
  1014. err = ACCESS_FBINFO(outputs[1]).output->getctrl(ACCESS_FBINFO(outputs[1]).data, &ctrl);
  1015. } else {
  1016. err = -EINVAL;
  1017. }
  1018. up_read(&ACCESS_FBINFO(altout).lock);
  1019. if (err >= 0 &&
  1020. copy_to_user(argp, &ctrl, sizeof(ctrl)))
  1021. return -EFAULT;
  1022. return err;
  1023. }
  1024. case VIDIOC_S_CTRL_OLD:
  1025. case VIDIOC_S_CTRL:
  1026. {
  1027. struct v4l2_control ctrl;
  1028. int err;
  1029. if (copy_from_user(&ctrl, argp, sizeof(ctrl)))
  1030. return -EFAULT;
  1031. down_read(&ACCESS_FBINFO(altout).lock);
  1032. if (!ACCESS_FBINFO(outputs[1]).output) {
  1033. err = -ENXIO;
  1034. } else if (ACCESS_FBINFO(outputs[1]).output->setctrl) {
  1035. err = ACCESS_FBINFO(outputs[1]).output->setctrl(ACCESS_FBINFO(outputs[1]).data, &ctrl);
  1036. } else {
  1037. err = -EINVAL;
  1038. }
  1039. up_read(&ACCESS_FBINFO(altout).lock);
  1040. return err;
  1041. }
  1042. }
  1043. return -ENOTTY;
  1044. }
  1045. /* 0 unblank, 1 blank, 2 no vsync, 3 no hsync, 4 off */
  1046. static int matroxfb_blank(int blank, struct fb_info *info)
  1047. {
  1048. int seq;
  1049. int crtc;
  1050. CRITFLAGS
  1051. MINFO_FROM_INFO(info);
  1052. DBG(__func__)
  1053. if (ACCESS_FBINFO(dead))
  1054. return 1;
  1055. switch (blank) {
  1056. case FB_BLANK_NORMAL: seq = 0x20; crtc = 0x00; break; /* works ??? */
  1057. case FB_BLANK_VSYNC_SUSPEND: seq = 0x20; crtc = 0x10; break;
  1058. case FB_BLANK_HSYNC_SUSPEND: seq = 0x20; crtc = 0x20; break;
  1059. case FB_BLANK_POWERDOWN: seq = 0x20; crtc = 0x30; break;
  1060. default: seq = 0x00; crtc = 0x00; break;
  1061. }
  1062. CRITBEGIN
  1063. mga_outb(M_SEQ_INDEX, 1);
  1064. mga_outb(M_SEQ_DATA, (mga_inb(M_SEQ_DATA) & ~0x20) | seq);
  1065. mga_outb(M_EXTVGA_INDEX, 1);
  1066. mga_outb(M_EXTVGA_DATA, (mga_inb(M_EXTVGA_DATA) & ~0x30) | crtc);
  1067. CRITEND
  1068. return 0;
  1069. }
  1070. static struct fb_ops matroxfb_ops = {
  1071. .owner = THIS_MODULE,
  1072. .fb_open = matroxfb_open,
  1073. .fb_release = matroxfb_release,
  1074. .fb_check_var = matroxfb_check_var,
  1075. .fb_set_par = matroxfb_set_par,
  1076. .fb_setcolreg = matroxfb_setcolreg,
  1077. .fb_pan_display =matroxfb_pan_display,
  1078. .fb_blank = matroxfb_blank,
  1079. .fb_ioctl = matroxfb_ioctl,
  1080. /* .fb_fillrect = <set by matrox_cfbX_init>, */
  1081. /* .fb_copyarea = <set by matrox_cfbX_init>, */
  1082. /* .fb_imageblit = <set by matrox_cfbX_init>, */
  1083. /* .fb_cursor = <set by matrox_cfbX_init>, */
  1084. };
  1085. #define RSDepth(X) (((X) >> 8) & 0x0F)
  1086. #define RS8bpp 0x1
  1087. #define RS15bpp 0x2
  1088. #define RS16bpp 0x3
  1089. #define RS32bpp 0x4
  1090. #define RS4bpp 0x5
  1091. #define RS24bpp 0x6
  1092. #define RSText 0x7
  1093. #define RSText8 0x8
  1094. /* 9-F */
  1095. static struct { struct fb_bitfield red, green, blue, transp; int bits_per_pixel; } colors[] = {
  1096. { { 0, 8, 0}, { 0, 8, 0}, { 0, 8, 0}, { 0, 0, 0}, 8 },
  1097. { { 10, 5, 0}, { 5, 5, 0}, { 0, 5, 0}, { 15, 1, 0}, 16 },
  1098. { { 11, 5, 0}, { 5, 6, 0}, { 0, 5, 0}, { 0, 0, 0}, 16 },
  1099. { { 16, 8, 0}, { 8, 8, 0}, { 0, 8, 0}, { 24, 8, 0}, 32 },
  1100. { { 0, 8, 0}, { 0, 8, 0}, { 0, 8, 0}, { 0, 0, 0}, 4 },
  1101. { { 16, 8, 0}, { 8, 8, 0}, { 0, 8, 0}, { 0, 0, 0}, 24 },
  1102. { { 0, 6, 0}, { 0, 6, 0}, { 0, 6, 0}, { 0, 0, 0}, 0 }, /* textmode with (default) VGA8x16 */
  1103. { { 0, 6, 0}, { 0, 6, 0}, { 0, 6, 0}, { 0, 0, 0}, 0 }, /* textmode hardwired to VGA8x8 */
  1104. };
  1105. /* initialized by setup, see explanation at end of file (search for MODULE_PARM_DESC) */
  1106. static unsigned int mem; /* "matrox:mem:xxxxxM" */
  1107. static int option_precise_width = 1; /* cannot be changed, option_precise_width==0 must imply noaccel */
  1108. static int inv24; /* "matrox:inv24" */
  1109. static int cross4MB = -1; /* "matrox:cross4MB" */
  1110. static int disabled; /* "matrox:disabled" */
  1111. static int noaccel; /* "matrox:noaccel" */
  1112. static int nopan; /* "matrox:nopan" */
  1113. static int no_pci_retry; /* "matrox:nopciretry" */
  1114. static int novga; /* "matrox:novga" */
  1115. static int nobios; /* "matrox:nobios" */
  1116. static int noinit = 1; /* "matrox:init" */
  1117. static int inverse; /* "matrox:inverse" */
  1118. static int sgram; /* "matrox:sgram" */
  1119. #ifdef CONFIG_MTRR
  1120. static int mtrr = 1; /* "matrox:nomtrr" */
  1121. #endif
  1122. static int grayscale; /* "matrox:grayscale" */
  1123. static int dev = -1; /* "matrox:dev:xxxxx" */
  1124. static unsigned int vesa = ~0; /* "matrox:vesa:xxxxx" */
  1125. static int depth = -1; /* "matrox:depth:xxxxx" */
  1126. static unsigned int xres; /* "matrox:xres:xxxxx" */
  1127. static unsigned int yres; /* "matrox:yres:xxxxx" */
  1128. static unsigned int upper = ~0; /* "matrox:upper:xxxxx" */
  1129. static unsigned int lower = ~0; /* "matrox:lower:xxxxx" */
  1130. static unsigned int vslen; /* "matrox:vslen:xxxxx" */
  1131. static unsigned int left = ~0; /* "matrox:left:xxxxx" */
  1132. static unsigned int right = ~0; /* "matrox:right:xxxxx" */
  1133. static unsigned int hslen; /* "matrox:hslen:xxxxx" */
  1134. static unsigned int pixclock; /* "matrox:pixclock:xxxxx" */
  1135. static int sync = -1; /* "matrox:sync:xxxxx" */
  1136. static unsigned int fv; /* "matrox:fv:xxxxx" */
  1137. static unsigned int fh; /* "matrox:fh:xxxxxk" */
  1138. static unsigned int maxclk; /* "matrox:maxclk:xxxxM" */
  1139. static int dfp; /* "matrox:dfp */
  1140. static int dfp_type = -1; /* "matrox:dfp:xxx */
  1141. static int memtype = -1; /* "matrox:memtype:xxx" */
  1142. static char outputs[8]; /* "matrox:outputs:xxx" */
  1143. #ifndef MODULE
  1144. static char videomode[64]; /* "matrox:mode:xxxxx" or "matrox:xxxxx" */
  1145. #endif
  1146. static int matroxfb_getmemory(WPMINFO unsigned int maxSize, unsigned int *realSize){
  1147. vaddr_t vm;
  1148. unsigned int offs;
  1149. unsigned int offs2;
  1150. unsigned char orig;
  1151. unsigned char bytes[32];
  1152. unsigned char* tmp;
  1153. DBG(__func__)
  1154. vm = ACCESS_FBINFO(video.vbase);
  1155. maxSize &= ~0x1FFFFF; /* must be X*2MB (really it must be 2 or X*4MB) */
  1156. /* at least 2MB */
  1157. if (maxSize < 0x0200000) return 0;
  1158. if (maxSize > 0x2000000) maxSize = 0x2000000;
  1159. mga_outb(M_EXTVGA_INDEX, 0x03);
  1160. orig = mga_inb(M_EXTVGA_DATA);
  1161. mga_outb(M_EXTVGA_DATA, orig | 0x80);
  1162. tmp = bytes;
  1163. for (offs = 0x100000; offs < maxSize; offs += 0x200000)
  1164. *tmp++ = mga_readb(vm, offs);
  1165. for (offs = 0x100000; offs < maxSize; offs += 0x200000)
  1166. mga_writeb(vm, offs, 0x02);
  1167. mga_outb(M_CACHEFLUSH, 0x00);
  1168. for (offs = 0x100000; offs < maxSize; offs += 0x200000) {
  1169. if (mga_readb(vm, offs) != 0x02)
  1170. break;
  1171. mga_writeb(vm, offs, mga_readb(vm, offs) - 0x02);
  1172. if (mga_readb(vm, offs))
  1173. break;
  1174. }
  1175. tmp = bytes;
  1176. for (offs2 = 0x100000; offs2 < maxSize; offs2 += 0x200000)
  1177. mga_writeb(vm, offs2, *tmp++);
  1178. mga_outb(M_EXTVGA_INDEX, 0x03);
  1179. mga_outb(M_EXTVGA_DATA, orig);
  1180. *realSize = offs - 0x100000;
  1181. #ifdef CONFIG_FB_MATROX_MILLENIUM
  1182. ACCESS_FBINFO(interleave) = !(!isMillenium(MINFO) || ((offs - 0x100000) & 0x3FFFFF));
  1183. #endif
  1184. return 1;
  1185. }
  1186. struct video_board {
  1187. int maxvram;
  1188. int maxdisplayable;
  1189. int accelID;
  1190. struct matrox_switch* lowlevel;
  1191. };
  1192. #ifdef CONFIG_FB_MATROX_MILLENIUM
  1193. static struct video_board vbMillennium = {0x0800000, 0x0800000, FB_ACCEL_MATROX_MGA2064W, &matrox_millennium};
  1194. static struct video_board vbMillennium2 = {0x1000000, 0x0800000, FB_ACCEL_MATROX_MGA2164W, &matrox_millennium};
  1195. static struct video_board vbMillennium2A = {0x1000000, 0x0800000, FB_ACCEL_MATROX_MGA2164W_AGP, &matrox_millennium};
  1196. #endif /* CONFIG_FB_MATROX_MILLENIUM */
  1197. #ifdef CONFIG_FB_MATROX_MYSTIQUE
  1198. static struct video_board vbMystique = {0x0800000, 0x0800000, FB_ACCEL_MATROX_MGA1064SG, &matrox_mystique};
  1199. #endif /* CONFIG_FB_MATROX_MYSTIQUE */
  1200. #ifdef CONFIG_FB_MATROX_G
  1201. static struct video_board vbG100 = {0x0800000, 0x0800000, FB_ACCEL_MATROX_MGAG100, &matrox_G100};
  1202. static struct video_board vbG200 = {0x1000000, 0x1000000, FB_ACCEL_MATROX_MGAG200, &matrox_G100};
  1203. #ifdef CONFIG_FB_MATROX_32MB
  1204. /* from doc it looks like that accelerator can draw only to low 16MB :-( Direct accesses & displaying are OK for
  1205. whole 32MB */
  1206. static struct video_board vbG400 = {0x2000000, 0x1000000, FB_ACCEL_MATROX_MGAG400, &matrox_G100};
  1207. #else
  1208. static struct video_board vbG400 = {0x2000000, 0x1000000, FB_ACCEL_MATROX_MGAG400, &matrox_G100};
  1209. #endif
  1210. #endif
  1211. #define DEVF_VIDEO64BIT 0x0001
  1212. #define DEVF_SWAPS 0x0002
  1213. #define DEVF_SRCORG 0x0004
  1214. #define DEVF_DUALHEAD 0x0008
  1215. #define DEVF_CROSS4MB 0x0010
  1216. #define DEVF_TEXT4B 0x0020
  1217. /* #define DEVF_recycled 0x0040 */
  1218. /* #define DEVF_recycled 0x0080 */
  1219. #define DEVF_SUPPORT32MB 0x0100
  1220. #define DEVF_ANY_VXRES 0x0200
  1221. #define DEVF_TEXT16B 0x0400
  1222. #define DEVF_CRTC2 0x0800
  1223. #define DEVF_MAVEN_CAPABLE 0x1000
  1224. #define DEVF_PANELLINK_CAPABLE 0x2000
  1225. #define DEVF_G450DAC 0x4000
  1226. #define DEVF_GCORE (DEVF_VIDEO64BIT | DEVF_SWAPS | DEVF_CROSS4MB)
  1227. #define DEVF_G2CORE (DEVF_GCORE | DEVF_ANY_VXRES | DEVF_MAVEN_CAPABLE | DEVF_PANELLINK_CAPABLE | DEVF_SRCORG | DEVF_DUALHEAD)
  1228. #define DEVF_G100 (DEVF_GCORE) /* no doc, no vxres... */
  1229. #define DEVF_G200 (DEVF_G2CORE)
  1230. #define DEVF_G400 (DEVF_G2CORE | DEVF_SUPPORT32MB | DEVF_TEXT16B | DEVF_CRTC2)
  1231. /* if you'll find how to drive DFP... */
  1232. #define DEVF_G450 (DEVF_GCORE | DEVF_ANY_VXRES | DEVF_SUPPORT32MB | DEVF_TEXT16B | DEVF_CRTC2 | DEVF_G450DAC | DEVF_SRCORG | DEVF_DUALHEAD)
  1233. #define DEVF_G550 (DEVF_G450)
  1234. static struct board {
  1235. unsigned short vendor, device, rev, svid, sid;
  1236. unsigned int flags;
  1237. unsigned int maxclk;
  1238. enum mga_chip chip;
  1239. struct video_board* base;
  1240. const char* name;
  1241. } dev_list[] = {
  1242. #ifdef CONFIG_FB_MATROX_MILLENIUM
  1243. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MIL, 0xFF,
  1244. 0, 0,
  1245. DEVF_TEXT4B,
  1246. 230000,
  1247. MGA_2064,
  1248. &vbMillennium,
  1249. "Millennium (PCI)"},
  1250. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MIL_2, 0xFF,
  1251. 0, 0,
  1252. DEVF_SWAPS,
  1253. 220000,
  1254. MGA_2164,
  1255. &vbMillennium2,
  1256. "Millennium II (PCI)"},
  1257. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MIL_2_AGP, 0xFF,
  1258. 0, 0,
  1259. DEVF_SWAPS,
  1260. 250000,
  1261. MGA_2164,
  1262. &vbMillennium2A,
  1263. "Millennium II (AGP)"},
  1264. #endif
  1265. #ifdef CONFIG_FB_MATROX_MYSTIQUE
  1266. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MYS, 0x02,
  1267. 0, 0,
  1268. DEVF_VIDEO64BIT | DEVF_CROSS4MB,
  1269. 180000,
  1270. MGA_1064,
  1271. &vbMystique,
  1272. "Mystique (PCI)"},
  1273. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MYS, 0xFF,
  1274. 0, 0,
  1275. DEVF_VIDEO64BIT | DEVF_SWAPS | DEVF_CROSS4MB,
  1276. 220000,
  1277. MGA_1164,
  1278. &vbMystique,
  1279. "Mystique 220 (PCI)"},
  1280. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MYS_AGP, 0x02,
  1281. 0, 0,
  1282. DEVF_VIDEO64BIT | DEVF_CROSS4MB,
  1283. 180000,
  1284. MGA_1064,
  1285. &vbMystique,
  1286. "Mystique (AGP)"},
  1287. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MYS_AGP, 0xFF,
  1288. 0, 0,
  1289. DEVF_VIDEO64BIT | DEVF_SWAPS | DEVF_CROSS4MB,
  1290. 220000,
  1291. MGA_1164,
  1292. &vbMystique,
  1293. "Mystique 220 (AGP)"},
  1294. #endif
  1295. #ifdef CONFIG_FB_MATROX_G
  1296. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G100_MM, 0xFF,
  1297. 0, 0,
  1298. DEVF_G100,
  1299. 230000,
  1300. MGA_G100,
  1301. &vbG100,
  1302. "MGA-G100 (PCI)"},
  1303. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G100_AGP, 0xFF,
  1304. 0, 0,
  1305. DEVF_G100,
  1306. 230000,
  1307. MGA_G100,
  1308. &vbG100,
  1309. "MGA-G100 (AGP)"},
  1310. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_PCI, 0xFF,
  1311. 0, 0,
  1312. DEVF_G200,
  1313. 250000,
  1314. MGA_G200,
  1315. &vbG200,
  1316. "MGA-G200 (PCI)"},
  1317. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP, 0xFF,
  1318. PCI_SS_VENDOR_ID_MATROX, PCI_SS_ID_MATROX_GENERIC,
  1319. DEVF_G200,
  1320. 220000,
  1321. MGA_G200,
  1322. &vbG200,
  1323. "MGA-G200 (AGP)"},
  1324. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP, 0xFF,
  1325. PCI_SS_VENDOR_ID_MATROX, PCI_SS_ID_MATROX_MYSTIQUE_G200_AGP,
  1326. DEVF_G200,
  1327. 230000,
  1328. MGA_G200,
  1329. &vbG200,
  1330. "Mystique G200 (AGP)"},
  1331. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP, 0xFF,
  1332. PCI_SS_VENDOR_ID_MATROX, PCI_SS_ID_MATROX_MILLENIUM_G200_AGP,
  1333. DEVF_G200,
  1334. 250000,
  1335. MGA_G200,
  1336. &vbG200,
  1337. "Millennium G200 (AGP)"},
  1338. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP, 0xFF,
  1339. PCI_SS_VENDOR_ID_MATROX, PCI_SS_ID_MATROX_MARVEL_G200_AGP,
  1340. DEVF_G200,
  1341. 230000,
  1342. MGA_G200,
  1343. &vbG200,
  1344. "Marvel G200 (AGP)"},
  1345. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP, 0xFF,
  1346. PCI_SS_VENDOR_ID_SIEMENS_NIXDORF, PCI_SS_ID_SIEMENS_MGA_G200_AGP,
  1347. DEVF_G200,
  1348. 230000,
  1349. MGA_G200,
  1350. &vbG200,
  1351. "MGA-G200 (AGP)"},
  1352. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP, 0xFF,
  1353. 0, 0,
  1354. DEVF_G200,
  1355. 230000,
  1356. MGA_G200,
  1357. &vbG200,
  1358. "G200 (AGP)"},
  1359. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G400, 0x80,
  1360. PCI_SS_VENDOR_ID_MATROX, PCI_SS_ID_MATROX_MILLENNIUM_G400_MAX_AGP,
  1361. DEVF_G400,
  1362. 360000,
  1363. MGA_G400,
  1364. &vbG400,
  1365. "Millennium G400 MAX (AGP)"},
  1366. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G400, 0x80,
  1367. 0, 0,
  1368. DEVF_G400,
  1369. 300000,
  1370. MGA_G400,
  1371. &vbG400,
  1372. "G400 (AGP)"},
  1373. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G400, 0xFF,
  1374. 0, 0,
  1375. DEVF_G450,
  1376. 360000,
  1377. MGA_G450,
  1378. &vbG400,
  1379. "G450"},
  1380. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G550, 0xFF,
  1381. 0, 0,
  1382. DEVF_G550,
  1383. 360000,
  1384. MGA_G550,
  1385. &vbG400,
  1386. "G550"},
  1387. #endif
  1388. {0, 0, 0xFF,
  1389. 0, 0,
  1390. 0,
  1391. 0,
  1392. 0,
  1393. NULL,
  1394. NULL}};
  1395. #ifndef MODULE
  1396. static struct fb_videomode defaultmode = {
  1397. /* 640x480 @ 60Hz, 31.5 kHz */
  1398. NULL, 60, 640, 480, 39721, 40, 24, 32, 11, 96, 2,
  1399. 0, FB_VMODE_NONINTERLACED
  1400. };
  1401. #endif /* !MODULE */
  1402. static int hotplug = 0;
  1403. static void setDefaultOutputs(WPMINFO2) {
  1404. unsigned int i;
  1405. const char* ptr;
  1406. ACCESS_FBINFO(outputs[0]).default_src = MATROXFB_SRC_CRTC1;
  1407. if (ACCESS_FBINFO(devflags.g450dac)) {
  1408. ACCESS_FBINFO(outputs[1]).default_src = MATROXFB_SRC_CRTC1;
  1409. ACCESS_FBINFO(outputs[2]).default_src = MATROXFB_SRC_CRTC1;
  1410. } else if (dfp) {
  1411. ACCESS_FBINFO(outputs[2]).default_src = MATROXFB_SRC_CRTC1;
  1412. }
  1413. ptr = outputs;
  1414. for (i = 0; i < MATROXFB_MAX_OUTPUTS; i++) {
  1415. char c = *ptr++;
  1416. if (c == 0) {
  1417. break;
  1418. }
  1419. if (c == '0') {
  1420. ACCESS_FBINFO(outputs[i]).default_src = MATROXFB_SRC_NONE;
  1421. } else if (c == '1') {
  1422. ACCESS_FBINFO(outputs[i]).default_src = MATROXFB_SRC_CRTC1;
  1423. } else if (c == '2' && ACCESS_FBINFO(devflags.crtc2)) {
  1424. ACCESS_FBINFO(outputs[i]).default_src = MATROXFB_SRC_CRTC2;
  1425. } else {
  1426. printk(KERN_ERR "matroxfb: Unknown outputs setting\n");
  1427. break;
  1428. }
  1429. }
  1430. /* Nullify this option for subsequent adapters */
  1431. outputs[0] = 0;
  1432. }
  1433. static int initMatrox2(WPMINFO struct board* b){
  1434. unsigned long ctrlptr_phys = 0;
  1435. unsigned long video_base_phys = 0;
  1436. unsigned int memsize;
  1437. int err;
  1438. static struct pci_device_id intel_82437[] = {
  1439. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437) },
  1440. { },
  1441. };
  1442. DBG(__func__)
  1443. /* set default values... */
  1444. vesafb_defined.accel_flags = FB_ACCELF_TEXT;
  1445. ACCESS_FBINFO(hw_switch) = b->base->lowlevel;
  1446. ACCESS_FBINFO(devflags.accelerator) = b->base->accelID;
  1447. ACCESS_FBINFO(max_pixel_clock) = b->maxclk;
  1448. printk(KERN_INFO "matroxfb: Matrox %s detected\n", b->name);
  1449. ACCESS_FBINFO(capable.plnwt) = 1;
  1450. ACCESS_FBINFO(chip) = b->chip;
  1451. ACCESS_FBINFO(capable.srcorg) = b->flags & DEVF_SRCORG;
  1452. ACCESS_FBINFO(devflags.video64bits) = b->flags & DEVF_VIDEO64BIT;
  1453. if (b->flags & DEVF_TEXT4B) {
  1454. ACCESS_FBINFO(devflags.vgastep) = 4;
  1455. ACCESS_FBINFO(devflags.textmode) = 4;
  1456. ACCESS_FBINFO(devflags.text_type_aux) = FB_AUX_TEXT_MGA_STEP16;
  1457. } else if (b->flags & DEVF_TEXT16B) {
  1458. ACCESS_FBINFO(devflags.vgastep) = 16;
  1459. ACCESS_FBINFO(devflags.textmode) = 1;
  1460. ACCESS_FBINFO(devflags.text_type_aux) = FB_AUX_TEXT_MGA_STEP16;
  1461. } else {
  1462. ACCESS_FBINFO(devflags.vgastep) = 8;
  1463. ACCESS_FBINFO(devflags.textmode) = 1;
  1464. ACCESS_FBINFO(devflags.text_type_aux) = FB_AUX_TEXT_MGA_STEP8;
  1465. }
  1466. #ifdef CONFIG_FB_MATROX_32MB
  1467. ACCESS_FBINFO(devflags.support32MB) = (b->flags & DEVF_SUPPORT32MB) != 0;
  1468. #endif
  1469. ACCESS_FBINFO(devflags.precise_width) = !(b->flags & DEVF_ANY_VXRES);
  1470. ACCESS_FBINFO(devflags.crtc2) = (b->flags & DEVF_CRTC2) != 0;
  1471. ACCESS_FBINFO(devflags.maven_capable) = (b->flags & DEVF_MAVEN_CAPABLE) != 0;
  1472. ACCESS_FBINFO(devflags.dualhead) = (b->flags & DEVF_DUALHEAD) != 0;
  1473. ACCESS_FBINFO(devflags.dfp_type) = dfp_type;
  1474. ACCESS_FBINFO(devflags.g450dac) = (b->flags & DEVF_G450DAC) != 0;
  1475. ACCESS_FBINFO(devflags.textstep) = ACCESS_FBINFO(devflags.vgastep) * ACCESS_FBINFO(devflags.textmode);
  1476. ACCESS_FBINFO(devflags.textvram) = 65536 / ACCESS_FBINFO(devflags.textmode);
  1477. setDefaultOutputs(PMINFO2);
  1478. if (b->flags & DEVF_PANELLINK_CAPABLE) {
  1479. ACCESS_FBINFO(outputs[2]).data = MINFO;
  1480. ACCESS_FBINFO(outputs[2]).output = &panellink_output;
  1481. ACCESS_FBINFO(outputs[2]).src = ACCESS_FBINFO(outputs[2]).default_src;
  1482. ACCESS_FBINFO(outputs[2]).mode = MATROXFB_OUTPUT_MODE_MONITOR;
  1483. ACCESS_FBINFO(devflags.panellink) = 1;
  1484. }
  1485. if (ACCESS_FBINFO(capable.cross4MB) < 0)
  1486. ACCESS_FBINFO(capable.cross4MB) = b->flags & DEVF_CROSS4MB;
  1487. if (b->flags & DEVF_SWAPS) {
  1488. ctrlptr_phys = pci_resource_start(ACCESS_FBINFO(pcidev), 1);
  1489. video_base_phys = pci_resource_start(ACCESS_FBINFO(pcidev), 0);
  1490. ACCESS_FBINFO(devflags.fbResource) = PCI_BASE_ADDRESS_0;
  1491. } else {
  1492. ctrlptr_phys = pci_resource_start(ACCESS_FBINFO(pcidev), 0);
  1493. video_base_phys = pci_resource_start(ACCESS_FBINFO(pcidev), 1);
  1494. ACCESS_FBINFO(devflags.fbResource) = PCI_BASE_ADDRESS_1;
  1495. }
  1496. err = -EINVAL;
  1497. if (!ctrlptr_phys) {
  1498. printk(KERN_ERR "matroxfb: control registers are not available, matroxfb disabled\n");
  1499. goto fail;
  1500. }
  1501. if (!video_base_phys) {
  1502. printk(KERN_ERR "matroxfb: video RAM is not available in PCI address space, matroxfb disabled\n");
  1503. goto fail;
  1504. }
  1505. memsize = b->base->maxvram;
  1506. if (!request_mem_region(ctrlptr_phys, 16384, "matroxfb MMIO")) {
  1507. goto fail;
  1508. }
  1509. if (!request_mem_region(video_base_phys, memsize, "matroxfb FB")) {
  1510. goto failCtrlMR;
  1511. }
  1512. ACCESS_FBINFO(video.len_maximum) = memsize;
  1513. /* convert mem (autodetect k, M) */
  1514. if (mem < 1024) mem *= 1024;
  1515. if (mem < 0x00100000) mem *= 1024;
  1516. if (mem && (mem < memsize))
  1517. memsize = mem;
  1518. err = -ENOMEM;
  1519. if (mga_ioremap(ctrlptr_phys, 16384, MGA_IOREMAP_MMIO, &ACCESS_FBINFO(mmio.vbase))) {
  1520. printk(KERN_ERR "matroxfb: cannot ioremap(%lX, 16384), matroxfb disabled\n", ctrlptr_phys);
  1521. goto failVideoMR;
  1522. }
  1523. ACCESS_FBINFO(mmio.base) = ctrlptr_phys;
  1524. ACCESS_FBINFO(mmio.len) = 16384;
  1525. ACCESS_FBINFO(video.base) = video_base_phys;
  1526. if (mga_ioremap(video_base_phys, memsize, MGA_IOREMAP_FB, &ACCESS_FBINFO(video.vbase))) {
  1527. printk(KERN_ERR "matroxfb: cannot ioremap(%lX, %d), matroxfb disabled\n",
  1528. video_base_phys, memsize);
  1529. goto failCtrlIO;
  1530. }
  1531. {
  1532. u_int32_t cmd;
  1533. u_int32_t mga_option;
  1534. pci_read_config_dword(ACCESS_FBINFO(pcidev), PCI_OPTION_REG, &mga_option);
  1535. pci_read_config_dword(ACCESS_FBINFO(pcidev), PCI_COMMAND, &cmd);
  1536. mga_option &= 0x7FFFFFFF; /* clear BIG_ENDIAN */
  1537. mga_option |= MX_OPTION_BSWAP;
  1538. /* disable palette snooping */
  1539. cmd &= ~PCI_COMMAND_VGA_PALETTE;
  1540. if (pci_dev_present(intel_82437)) {
  1541. if (!(mga_option & 0x20000000) && !ACCESS_FBINFO(devflags.nopciretry)) {
  1542. printk(KERN_WARNING "matroxfb: Disabling PCI retries due to i82437 present\n");
  1543. }
  1544. mga_option |= 0x20000000;
  1545. ACCESS_FBINFO(devflags.nopciretry) = 1;
  1546. }
  1547. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_COMMAND, cmd);
  1548. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_OPTION_REG, mga_option);
  1549. ACCESS_FBINFO(hw).MXoptionReg = mga_option;
  1550. /* select non-DMA memory for PCI_MGA_DATA, otherwise dump of PCI cfg space can lock PCI bus */
  1551. /* maybe preinit() candidate, but it is same... for all devices... at this time... */
  1552. pci_write_config_dword(ACCESS_FBINFO(pcidev), PCI_MGA_INDEX, 0x00003C00);
  1553. }
  1554. err = -ENXIO;
  1555. matroxfb_read_pins(PMINFO2);
  1556. if (ACCESS_FBINFO(hw_switch)->preinit(PMINFO2)) {
  1557. goto failVideoIO;
  1558. }
  1559. err = -ENOMEM;
  1560. if (!matroxfb_getmemory(PMINFO memsize, &ACCESS_FBINFO(video.len)) || !ACCESS_FBINFO(video.len)) {
  1561. printk(KERN_ERR "matroxfb: cannot determine memory size\n");
  1562. goto failVideoIO;
  1563. }
  1564. ACCESS_FBINFO(devflags.ydstorg) = 0;
  1565. ACCESS_FBINFO(video.base) = video_base_phys;
  1566. ACCESS_FBINFO(video.len_usable) = ACCESS_FBINFO(video.len);
  1567. if (ACCESS_FBINFO(video.len_usable) > b->base->maxdisplayable)
  1568. ACCESS_FBINFO(video.len_usable) = b->base->maxdisplayable;
  1569. #ifdef CONFIG_MTRR
  1570. if (mtrr) {
  1571. ACCESS_FBINFO(mtrr.vram) = mtrr_add(video_base_phys, ACCESS_FBINFO(video.len), MTRR_TYPE_WRCOMB, 1);
  1572. ACCESS_FBINFO(mtrr.vram_valid) = 1;
  1573. printk(KERN_INFO "matroxfb: MTRR's turned on\n");
  1574. }
  1575. #endif /* CONFIG_MTRR */
  1576. if (!ACCESS_FBINFO(devflags.novga))
  1577. request_region(0x3C0, 32, "matrox");
  1578. matroxfb_g450_connect(PMINFO2);
  1579. ACCESS_FBINFO(hw_switch->reset(PMINFO2));
  1580. ACCESS_FBINFO(fbcon.monspecs.hfmin) = 0;
  1581. ACCESS_FBINFO(fbcon.monspecs.hfmax) = fh;
  1582. ACCESS_FBINFO(fbcon.monspecs.vfmin) = 0;
  1583. ACCESS_FBINFO(fbcon.monspecs.vfmax) = fv;
  1584. ACCESS_FBINFO(fbcon.monspecs.dpms) = 0; /* TBD */
  1585. /* static settings */
  1586. vesafb_defined.red = colors[depth-1].red;
  1587. vesafb_defined.green = colors[depth-1].green;
  1588. vesafb_defined.blue = colors[depth-1].blue;
  1589. vesafb_defined.bits_per_pixel = colors[depth-1].bits_per_pixel;
  1590. vesafb_defined.grayscale = grayscale;
  1591. vesafb_defined.vmode = 0;
  1592. if (noaccel)
  1593. vesafb_defined.accel_flags &= ~FB_ACCELF_TEXT;
  1594. ACCESS_FBINFO(fbops) = matroxfb_ops;
  1595. ACCESS_FBINFO(fbcon.fbops) = &ACCESS_FBINFO(fbops);
  1596. ACCESS_FBINFO(fbcon.pseudo_palette) = ACCESS_FBINFO(cmap);
  1597. /* after __init time we are like module... no logo */
  1598. ACCESS_FBINFO(fbcon.flags) = hotplug ? FBINFO_FLAG_MODULE : FBINFO_FLAG_DEFAULT;
  1599. ACCESS_FBINFO(fbcon.flags) |= FBINFO_PARTIAL_PAN_OK | /* Prefer panning for scroll under MC viewer/edit */
  1600. FBINFO_HWACCEL_COPYAREA | /* We have hw-assisted bmove */
  1601. FBINFO_HWACCEL_FILLRECT | /* And fillrect */
  1602. FBINFO_HWACCEL_IMAGEBLIT | /* And imageblit */
  1603. FBINFO_HWACCEL_XPAN | /* And we support both horizontal */
  1604. FBINFO_HWACCEL_YPAN; /* And vertical panning */
  1605. ACCESS_FBINFO(video.len_usable) &= PAGE_MASK;
  1606. fb_alloc_cmap(&ACCESS_FBINFO(fbcon.cmap), 256, 1);
  1607. #ifndef MODULE
  1608. /* mode database is marked __init!!! */
  1609. if (!hotplug) {
  1610. fb_find_mode(&vesafb_defined, &ACCESS_FBINFO(fbcon), videomode[0]?videomode:NULL,
  1611. NULL, 0, &defaultmode, vesafb_defined.bits_per_pixel);
  1612. }
  1613. #endif /* !MODULE */
  1614. /* mode modifiers */
  1615. if (hslen)
  1616. vesafb_defined.hsync_len = hslen;
  1617. if (vslen)
  1618. vesafb_defined.vsync_len = vslen;
  1619. if (left != ~0)
  1620. vesafb_defined.left_margin = left;
  1621. if (right != ~0)
  1622. vesafb_defined.right_margin = right;
  1623. if (upper != ~0)
  1624. vesafb_defined.upper_margin = upper;
  1625. if (lower != ~0)
  1626. vesafb_defined.lower_margin = lower;
  1627. if (xres)
  1628. vesafb_defined.xres = xres;
  1629. if (yres)
  1630. vesafb_defined.yres = yres;
  1631. if (sync != -1)
  1632. vesafb_defined.sync = sync;
  1633. else if (vesafb_defined.sync == ~0) {
  1634. vesafb_defined.sync = 0;
  1635. if (yres < 400)
  1636. vesafb_defined.sync |= FB_SYNC_HOR_HIGH_ACT;
  1637. else if (yres < 480)
  1638. vesafb_defined.sync |= FB_SYNC_VERT_HIGH_ACT;
  1639. }
  1640. /* fv, fh, maxclk limits was specified */
  1641. {
  1642. unsigned int tmp;
  1643. if (fv) {
  1644. tmp = fv * (vesafb_defined.upper_margin + vesafb_defined.yres
  1645. + vesafb_defined.lower_margin + vesafb_defined.vsync_len);
  1646. if ((tmp < fh) || (fh == 0)) fh = tmp;
  1647. }
  1648. if (fh) {
  1649. tmp = fh * (vesafb_defined.left_margin + vesafb_defined.xres
  1650. + vesafb_defined.right_margin + vesafb_defined.hsync_len);
  1651. if ((tmp < maxclk) || (maxclk == 0)) maxclk = tmp;
  1652. }
  1653. tmp = (maxclk + 499) / 500;
  1654. if (tmp) {
  1655. tmp = (2000000000 + tmp) / tmp;
  1656. if (tmp > pixclock) pixclock = tmp;
  1657. }
  1658. }
  1659. if (pixclock) {
  1660. if (pixclock < 2000) /* > 500MHz */
  1661. pixclock = 4000; /* 250MHz */
  1662. if (pixclock > 1000000)
  1663. pixclock = 1000000; /* 1MHz */
  1664. vesafb_defined.pixclock = pixclock;
  1665. }
  1666. /* FIXME: Where to move this?! */
  1667. #if defined(CONFIG_PPC_PMAC)
  1668. #ifndef MODULE
  1669. if (machine_is(powermac)) {
  1670. struct fb_var_screeninfo var;
  1671. if (default_vmode <= 0 || default_vmode > VMODE_MAX)
  1672. default_vmode = VMODE_640_480_60;
  1673. #ifdef CONFIG_NVRAM
  1674. if (default_cmode == CMODE_NVRAM)
  1675. default_cmode = nvram_read_byte(NV_CMODE);
  1676. #endif
  1677. if (default_cmode < CMODE_8 || default_cmode > CMODE_32)
  1678. default_cmode = CMODE_8;
  1679. if (!mac_vmode_to_var(default_vmode, default_cmode, &var)) {
  1680. var.accel_flags = vesafb_defined.accel_flags;
  1681. var.xoffset = var.yoffset = 0;
  1682. /* Note: mac_vmode_to_var() does not set all parameters */
  1683. vesafb_defined = var;
  1684. }
  1685. }
  1686. #endif /* !MODULE */
  1687. #endif /* CONFIG_PPC_PMAC */
  1688. vesafb_defined.xres_virtual = vesafb_defined.xres;
  1689. if (nopan) {
  1690. vesafb_defined.yres_virtual = vesafb_defined.yres;
  1691. } else {
  1692. vesafb_defined.yres_virtual = 65536; /* large enough to be INF, but small enough
  1693. to yres_virtual * xres_virtual < 2^32 */
  1694. }
  1695. matroxfb_init_fix(PMINFO2);
  1696. ACCESS_FBINFO(fbcon.screen_base) = vaddr_va(ACCESS_FBINFO(video.vbase));
  1697. matroxfb_update_fix(PMINFO2);
  1698. /* Normalize values (namely yres_virtual) */
  1699. matroxfb_check_var(&vesafb_defined, &ACCESS_FBINFO(fbcon));
  1700. /* And put it into "current" var. Do NOT program hardware yet, or we'll not take over
  1701. * vgacon correctly. fbcon_startup will call fb_set_par for us, WITHOUT check_var,
  1702. * and unfortunately it will do it BEFORE vgacon contents is saved, so it won't work
  1703. * anyway. But we at least tried... */
  1704. ACCESS_FBINFO(fbcon.var) = vesafb_defined;
  1705. err = -EINVAL;
  1706. printk(KERN_INFO "matroxfb: %dx%dx%dbpp (virtual: %dx%d)\n",
  1707. vesafb_defined.xres, vesafb_defined.yres, vesafb_defined.bits_per_pixel,
  1708. vesafb_defined.xres_virtual, vesafb_defined.yres_virtual);
  1709. printk(KERN_INFO "matroxfb: framebuffer at 0x%lX, mapped to 0x%p, size %d\n",
  1710. ACCESS_FBINFO(video.base), vaddr_va(ACCESS_FBINFO(video.vbase)), ACCESS_FBINFO(video.len));
  1711. /* We do not have to set currcon to 0... register_framebuffer do it for us on first console
  1712. * and we do not want currcon == 0 for subsequent framebuffers */
  1713. ACCESS_FBINFO(fbcon).device = &ACCESS_FBINFO(pcidev)->dev;
  1714. if (register_framebuffer(&ACCESS_FBINFO(fbcon)) < 0) {
  1715. goto failVideoIO;
  1716. }
  1717. printk("fb%d: %s frame buffer device\n",
  1718. ACCESS_FBINFO(fbcon.node), ACCESS_FBINFO(fbcon.fix.id));
  1719. /* there is no console on this fb... but we have to initialize hardware
  1720. * until someone tells me what is proper thing to do */
  1721. if (!ACCESS_FBINFO(initialized)) {
  1722. printk(KERN_INFO "fb%d: initializing hardware\n",
  1723. ACCESS_FBINFO(fbcon.node));
  1724. /* We have to use FB_ACTIVATE_FORCE, as we had to put vesafb_defined to the fbcon.var
  1725. * already before, so register_framebuffer works correctly. */
  1726. vesafb_defined.activate |= FB_ACTIVATE_FORCE;
  1727. fb_set_var(&ACCESS_FBINFO(fbcon), &vesafb_defined);
  1728. }
  1729. return 0;
  1730. failVideoIO:;
  1731. matroxfb_g450_shutdown(PMINFO2);
  1732. mga_iounmap(ACCESS_FBINFO(video.vbase));
  1733. failCtrlIO:;
  1734. mga_iounmap(ACCESS_FBINFO(mmio.vbase));
  1735. failVideoMR:;
  1736. release_mem_region(video_base_phys, ACCESS_FBINFO(video.len_maximum));
  1737. failCtrlMR:;
  1738. release_mem_region(ctrlptr_phys, 16384);
  1739. fail:;
  1740. return err;
  1741. }
  1742. static LIST_HEAD(matroxfb_list);
  1743. static LIST_HEAD(matroxfb_driver_list);
  1744. #define matroxfb_l(x) list_entry(x, struct matrox_fb_info, next_fb)
  1745. #define matroxfb_driver_l(x) list_entry(x, struct matroxfb_driver, node)
  1746. int matroxfb_register_driver(struct matroxfb_driver* drv) {
  1747. struct matrox_fb_info* minfo;
  1748. list_add(&drv->node, &matroxfb_driver_list);
  1749. for (minfo = matroxfb_l(matroxfb_list.next);
  1750. minfo != matroxfb_l(&matroxfb_list);
  1751. minfo = matroxfb_l(minfo->next_fb.next)) {
  1752. void* p;
  1753. if (minfo->drivers_count == MATROXFB_MAX_FB_DRIVERS)
  1754. continue;
  1755. p = drv->probe(minfo);
  1756. if (p) {
  1757. minfo->drivers_data[minfo->drivers_count] = p;
  1758. minfo->drivers[minfo->drivers_count++] = drv;
  1759. }
  1760. }
  1761. return 0;
  1762. }
  1763. void matroxfb_unregister_driver(struct matroxfb_driver* drv) {
  1764. struct matrox_fb_info* minfo;
  1765. list_del(&drv->node);
  1766. for (minfo = matroxfb_l(matroxfb_list.next);
  1767. minfo != matroxfb_l(&matroxfb_list);
  1768. minfo = matroxfb_l(minfo->next_fb.next)) {
  1769. int i;
  1770. for (i = 0; i < minfo->drivers_count; ) {
  1771. if (minfo->drivers[i] == drv) {
  1772. if (drv && drv->remove)
  1773. drv->remove(minfo, minfo->drivers_data[i]);
  1774. minfo->drivers[i] = minfo->drivers[--minfo->drivers_count];
  1775. minfo->drivers_data[i] = minfo->drivers_data[minfo->drivers_count];
  1776. } else
  1777. i++;
  1778. }
  1779. }
  1780. }
  1781. static void matroxfb_register_device(struct matrox_fb_info* minfo) {
  1782. struct matroxfb_driver* drv;
  1783. int i = 0;
  1784. list_add(&ACCESS_FBINFO(next_fb), &matroxfb_list);
  1785. for (drv = matroxfb_driver_l(matroxfb_driver_list.next);
  1786. drv != matroxfb_driver_l(&matroxfb_driver_list);
  1787. drv = matroxfb_driver_l(drv->node.next)) {
  1788. if (drv && drv->probe) {
  1789. void *p = drv->probe(minfo);
  1790. if (p) {
  1791. minfo->drivers_data[i] = p;
  1792. minfo->drivers[i++] = drv;
  1793. if (i == MATROXFB_MAX_FB_DRIVERS)
  1794. break;
  1795. }
  1796. }
  1797. }
  1798. minfo->drivers_count = i;
  1799. }
  1800. static void matroxfb_unregister_device(struct matrox_fb_info* minfo) {
  1801. int i;
  1802. list_del(&ACCESS_FBINFO(next_fb));
  1803. for (i = 0; i < minfo->drivers_count; i++) {
  1804. struct matroxfb_driver* drv = minfo->drivers[i];
  1805. if (drv && drv->remove)
  1806. drv->remove(minfo, minfo->drivers_data[i]);
  1807. }
  1808. }
  1809. static int matroxfb_probe(struct pci_dev* pdev, const struct pci_device_id* dummy) {
  1810. struct board* b;
  1811. u_int16_t svid;
  1812. u_int16_t sid;
  1813. struct matrox_fb_info* minfo;
  1814. int err;
  1815. u_int32_t cmd;
  1816. #ifndef CONFIG_FB_MATROX_MULTIHEAD
  1817. static int registered = 0;
  1818. #endif
  1819. DBG(__func__)
  1820. svid = pdev->subsystem_vendor;
  1821. sid = pdev->subsystem_device;
  1822. for (b = dev_list; b->vendor; b++) {
  1823. if ((b->vendor != pdev->vendor) || (b->device != pdev->device) || (b->rev < pdev->revision)) continue;
  1824. if (b->svid)
  1825. if ((b->svid != svid) || (b->sid != sid)) continue;
  1826. break;
  1827. }
  1828. /* not match... */
  1829. if (!b->vendor)
  1830. return -ENODEV;
  1831. if (dev > 0) {
  1832. /* not requested one... */
  1833. dev--;
  1834. return -ENODEV;
  1835. }
  1836. pci_read_config_dword(pdev, PCI_COMMAND, &cmd);
  1837. if (pci_enable_device(pdev)) {
  1838. return -1;
  1839. }
  1840. #ifdef CONFIG_FB_MATROX_MULTIHEAD
  1841. minfo = kmalloc(sizeof(*minfo), GFP_KERNEL);
  1842. if (!minfo)
  1843. return -1;
  1844. #else
  1845. if (registered) /* singlehead driver... */
  1846. return -1;
  1847. minfo = &matroxfb_global_mxinfo;
  1848. #endif
  1849. memset(MINFO, 0, sizeof(*MINFO));
  1850. ACCESS_FBINFO(pcidev) = pdev;
  1851. ACCESS_FBINFO(dead) = 0;
  1852. ACCESS_FBINFO(usecount) = 0;
  1853. ACCESS_FBINFO(userusecount) = 0;
  1854. pci_set_drvdata(pdev, MINFO);
  1855. /* DEVFLAGS */
  1856. ACCESS_FBINFO(devflags.memtype) = memtype;
  1857. if (memtype != -1)
  1858. noinit = 0;
  1859. if (cmd & PCI_COMMAND_MEMORY) {
  1860. ACCESS_FBINFO(devflags.novga) = novga;
  1861. ACCESS_FBINFO(devflags.nobios) = nobios;
  1862. ACCESS_FBINFO(devflags.noinit) = noinit;
  1863. /* subsequent heads always needs initialization and must not enable BIOS */
  1864. novga = 1;
  1865. nobios = 1;
  1866. noinit = 0;
  1867. } else {
  1868. ACCESS_FBINFO(devflags.novga) = 1;
  1869. ACCESS_FBINFO(devflags.nobios) = 1;
  1870. ACCESS_FBINFO(devflags.noinit) = 0;
  1871. }
  1872. ACCESS_FBINFO(devflags.nopciretry) = no_pci_retry;
  1873. ACCESS_FBINFO(devflags.mga_24bpp_fix) = inv24;
  1874. ACCESS_FBINFO(devflags.precise_width) = option_precise_width;
  1875. ACCESS_FBINFO(devflags.sgram) = sgram;
  1876. ACCESS_FBINFO(capable.cross4MB) = cross4MB;
  1877. spin_lock_init(&ACCESS_FBINFO(lock.DAC));
  1878. spin_lock_init(&ACCESS_FBINFO(lock.accel));
  1879. init_rwsem(&ACCESS_FBINFO(crtc2.lock));
  1880. init_rwsem(&ACCESS_FBINFO(altout.lock));
  1881. ACCESS_FBINFO(irq_flags) = 0;
  1882. init_waitqueue_head(&ACCESS_FBINFO(crtc1.vsync.wait));
  1883. init_waitqueue_head(&ACCESS_FBINFO(crtc2.vsync.wait));
  1884. ACCESS_FBINFO(crtc1.panpos) = -1;
  1885. err = initMatrox2(PMINFO b);
  1886. if (!err) {
  1887. #ifndef CONFIG_FB_MATROX_MULTIHEAD
  1888. registered = 1;
  1889. #endif
  1890. matroxfb_register_device(MINFO);
  1891. return 0;
  1892. }
  1893. #ifdef CONFIG_FB_MATROX_MULTIHEAD
  1894. kfree(minfo);
  1895. #endif
  1896. return -1;
  1897. }
  1898. static void pci_remove_matrox(struct pci_dev* pdev) {
  1899. struct matrox_fb_info* minfo;
  1900. minfo = pci_get_drvdata(pdev);
  1901. matroxfb_remove(PMINFO 1);
  1902. }
  1903. static struct pci_device_id matroxfb_devices[] = {
  1904. #ifdef CONFIG_FB_MATROX_MILLENIUM
  1905. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MIL,
  1906. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1907. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MIL_2,
  1908. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1909. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MIL_2_AGP,
  1910. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1911. #endif
  1912. #ifdef CONFIG_FB_MATROX_MYSTIQUE
  1913. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_MYS,
  1914. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1915. #endif
  1916. #ifdef CONFIG_FB_MATROX_G
  1917. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G100_MM,
  1918. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1919. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G100_AGP,
  1920. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1921. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_PCI,
  1922. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1923. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G200_AGP,
  1924. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1925. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G400,
  1926. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1927. {PCI_VENDOR_ID_MATROX, PCI_DEVICE_ID_MATROX_G550,
  1928. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1929. #endif
  1930. {0, 0,
  1931. 0, 0, 0, 0, 0}
  1932. };
  1933. MODULE_DEVICE_TABLE(pci, matroxfb_devices);
  1934. static struct pci_driver matroxfb_driver = {
  1935. .name = "matroxfb",
  1936. .id_table = matroxfb_devices,
  1937. .probe = matroxfb_probe,
  1938. .remove = pci_remove_matrox,
  1939. };
  1940. /* **************************** init-time only **************************** */
  1941. #define RSResolution(X) ((X) & 0x0F)
  1942. #define RS640x400 1
  1943. #define RS640x480 2
  1944. #define RS800x600 3
  1945. #define RS1024x768 4
  1946. #define RS1280x1024 5
  1947. #define RS1600x1200 6
  1948. #define RS768x576 7
  1949. #define RS960x720 8
  1950. #define RS1152x864 9
  1951. #define RS1408x1056 10
  1952. #define RS640x350 11
  1953. #define RS1056x344 12 /* 132 x 43 text */
  1954. #define RS1056x400 13 /* 132 x 50 text */
  1955. #define RS1056x480 14 /* 132 x 60 text */
  1956. #define RSNoxNo 15
  1957. /* 10-FF */
  1958. static struct { int xres, yres, left, right, upper, lower, hslen, vslen, vfreq; } timmings[] __initdata = {
  1959. { 640, 400, 48, 16, 39, 8, 96, 2, 70 },
  1960. { 640, 480, 48, 16, 33, 10, 96, 2, 60 },
  1961. { 800, 600, 144, 24, 28, 8, 112, 6, 60 },
  1962. { 1024, 768, 160, 32, 30, 4, 128, 4, 60 },
  1963. { 1280, 1024, 224, 32, 32, 4, 136, 4, 60 },
  1964. { 1600, 1200, 272, 48, 32, 5, 152, 5, 60 },
  1965. { 768, 576, 144, 16, 28, 6, 112, 4, 60 },
  1966. { 960, 720, 144, 24, 28, 8, 112, 4, 60 },
  1967. { 1152, 864, 192, 32, 30, 4, 128, 4, 60 },
  1968. { 1408, 1056, 256, 40, 32, 5, 144, 5, 60 },
  1969. { 640, 350, 48, 16, 39, 8, 96, 2, 70 },
  1970. { 1056, 344, 96, 24, 59, 44, 160, 2, 70 },
  1971. { 1056, 400, 96, 24, 39, 8, 160, 2, 70 },
  1972. { 1056, 480, 96, 24, 36, 12, 160, 3, 60 },
  1973. { 0, 0, ~0, ~0, ~0, ~0, 0, 0, 0 }
  1974. };
  1975. #define RSCreate(X,Y) ((X) | ((Y) << 8))
  1976. static struct { unsigned int vesa; unsigned int info; } *RSptr, vesamap[] __initdata = {
  1977. /* default must be first */
  1978. { ~0, RSCreate(RSNoxNo, RS8bpp ) },
  1979. { 0x101, RSCreate(RS640x480, RS8bpp ) },
  1980. { 0x100, RSCreate(RS640x400, RS8bpp ) },
  1981. { 0x180, RSCreate(RS768x576, RS8bpp ) },
  1982. { 0x103, RSCreate(RS800x600, RS8bpp ) },
  1983. { 0x188, RSCreate(RS960x720, RS8bpp ) },
  1984. { 0x105, RSCreate(RS1024x768, RS8bpp ) },
  1985. { 0x190, RSCreate(RS1152x864, RS8bpp ) },
  1986. { 0x107, RSCreate(RS1280x1024, RS8bpp ) },
  1987. { 0x198, RSCreate(RS1408x1056, RS8bpp ) },
  1988. { 0x11C, RSCreate(RS1600x1200, RS8bpp ) },
  1989. { 0x110, RSCreate(RS640x480, RS15bpp) },
  1990. { 0x181, RSCreate(RS768x576, RS15bpp) },
  1991. { 0x113, RSCreate(RS800x600, RS15bpp) },
  1992. { 0x189, RSCreate(RS960x720, RS15bpp) },
  1993. { 0x116, RSCreate(RS1024x768, RS15bpp) },
  1994. { 0x191, RSCreate(RS1152x864, RS15bpp) },
  1995. { 0x119, RSCreate(RS1280x1024, RS15bpp) },
  1996. { 0x199, RSCreate(RS1408x1056, RS15bpp) },
  1997. { 0x11D, RSCreate(RS1600x1200, RS15bpp) },
  1998. { 0x111, RSCreate(RS640x480, RS16bpp) },
  1999. { 0x182, RSCreate(RS768x576, RS16bpp) },
  2000. { 0x114, RSCreate(RS800x600, RS16bpp) },
  2001. { 0x18A, RSCreate(RS960x720, RS16bpp) },
  2002. { 0x117, RSCreate(RS1024x768, RS16bpp) },
  2003. { 0x192, RSCreate(RS1152x864, RS16bpp) },
  2004. { 0x11A, RSCreate(RS1280x1024, RS16bpp) },
  2005. { 0x19A, RSCreate(RS1408x1056, RS16bpp) },
  2006. { 0x11E, RSCreate(RS1600x1200, RS16bpp) },
  2007. { 0x1B2, RSCreate(RS640x480, RS24bpp) },
  2008. { 0x184, RSCreate(RS768x576, RS24bpp) },
  2009. { 0x1B5, RSCreate(RS800x600, RS24bpp) },
  2010. { 0x18C, RSCreate(RS960x720, RS24bpp) },
  2011. { 0x1B8, RSCreate(RS1024x768, RS24bpp) },
  2012. { 0x194, RSCreate(RS1152x864, RS24bpp) },
  2013. { 0x1BB, RSCreate(RS1280x1024, RS24bpp) },
  2014. { 0x19C, RSCreate(RS1408x1056, RS24bpp) },
  2015. { 0x1BF, RSCreate(RS1600x1200, RS24bpp) },
  2016. { 0x112, RSCreate(RS640x480, RS32bpp) },
  2017. { 0x183, RSCreate(RS768x576, RS32bpp) },
  2018. { 0x115, RSCreate(RS800x600, RS32bpp) },
  2019. { 0x18B, RSCreate(RS960x720, RS32bpp) },
  2020. { 0x118, RSCreate(RS1024x768, RS32bpp) },
  2021. { 0x193, RSCreate(RS1152x864, RS32bpp) },
  2022. { 0x11B, RSCreate(RS1280x1024, RS32bpp) },
  2023. { 0x19B, RSCreate(RS1408x1056, RS32bpp) },
  2024. { 0x11F, RSCreate(RS1600x1200, RS32bpp) },
  2025. { 0x010, RSCreate(RS640x350, RS4bpp ) },
  2026. { 0x012, RSCreate(RS640x480, RS4bpp ) },
  2027. { 0x102, RSCreate(RS800x600, RS4bpp ) },
  2028. { 0x104, RSCreate(RS1024x768, RS4bpp ) },
  2029. { 0x106, RSCreate(RS1280x1024, RS4bpp ) },
  2030. { 0, 0 }};
  2031. static void __init matroxfb_init_params(void) {
  2032. /* fh from kHz to Hz */
  2033. if (fh < 1000)
  2034. fh *= 1000; /* 1kHz minimum */
  2035. /* maxclk */
  2036. if (maxclk < 1000) maxclk *= 1000; /* kHz -> Hz, MHz -> kHz */
  2037. if (maxclk < 1000000) maxclk *= 1000; /* kHz -> Hz, 1MHz minimum */
  2038. /* fix VESA number */
  2039. if (vesa != ~0)
  2040. vesa &= 0x1DFF; /* mask out clearscreen, acceleration and so on */
  2041. /* static settings */
  2042. for (RSptr = vesamap; RSptr->vesa; RSptr++) {
  2043. if (RSptr->vesa == vesa) break;
  2044. }
  2045. if (!RSptr->vesa) {
  2046. printk(KERN_ERR "Invalid vesa mode 0x%04X\n", vesa);
  2047. RSptr = vesamap;
  2048. }
  2049. {
  2050. int res = RSResolution(RSptr->info)-1;
  2051. if (left == ~0)
  2052. left = timmings[res].left;
  2053. if (!xres)
  2054. xres = timmings[res].xres;
  2055. if (right == ~0)
  2056. right = timmings[res].right;
  2057. if (!hslen)
  2058. hslen = timmings[res].hslen;
  2059. if (upper == ~0)
  2060. upper = timmings[res].upper;
  2061. if (!yres)
  2062. yres = timmings[res].yres;
  2063. if (lower == ~0)
  2064. lower = timmings[res].lower;
  2065. if (!vslen)
  2066. vslen = timmings[res].vslen;
  2067. if (!(fv||fh||maxclk||pixclock))
  2068. fv = timmings[res].vfreq;
  2069. if (depth == -1)
  2070. depth = RSDepth(RSptr->info);
  2071. }
  2072. }
  2073. static int __init matrox_init(void) {
  2074. int err;
  2075. matroxfb_init_params();
  2076. err = pci_register_driver(&matroxfb_driver);
  2077. dev = -1; /* accept all new devices... */
  2078. return err;
  2079. }
  2080. /* **************************** exit-time only **************************** */
  2081. static void __exit matrox_done(void) {
  2082. pci_unregister_driver(&matroxfb_driver);
  2083. }
  2084. #ifndef MODULE
  2085. /* ************************* init in-kernel code ************************** */
  2086. static int __init matroxfb_setup(char *options) {
  2087. char *this_opt;
  2088. DBG(__func__)
  2089. if (!options || !*options)
  2090. return 0;
  2091. while ((this_opt = strsep(&options, ",")) != NULL) {
  2092. if (!*this_opt) continue;
  2093. dprintk("matroxfb_setup: option %s\n", this_opt);
  2094. if (!strncmp(this_opt, "dev:", 4))
  2095. dev = simple_strtoul(this_opt+4, NULL, 0);
  2096. else if (!strncmp(this_opt, "depth:", 6)) {
  2097. switch (simple_strtoul(this_opt+6, NULL, 0)) {
  2098. case 0: depth = RSText; break;
  2099. case 4: depth = RS4bpp; break;
  2100. case 8: depth = RS8bpp; break;
  2101. case 15:depth = RS15bpp; break;
  2102. case 16:depth = RS16bpp; break;
  2103. case 24:depth = RS24bpp; break;
  2104. case 32:depth = RS32bpp; break;
  2105. default:
  2106. printk(KERN_ERR "matroxfb: unsupported color depth\n");
  2107. }
  2108. } else if (!strncmp(this_opt, "xres:", 5))
  2109. xres = simple_strtoul(this_opt+5, NULL, 0);
  2110. else if (!strncmp(this_opt, "yres:", 5))
  2111. yres = simple_strtoul(this_opt+5, NULL, 0);
  2112. else if (!strncmp(this_opt, "vslen:", 6))
  2113. vslen = simple_strtoul(this_opt+6, NULL, 0);
  2114. else if (!strncmp(this_opt, "hslen:", 6))
  2115. hslen = simple_strtoul(this_opt+6, NULL, 0);
  2116. else if (!strncmp(this_opt, "left:", 5))
  2117. left = simple_strtoul(this_opt+5, NULL, 0);
  2118. else if (!strncmp(this_opt, "right:", 6))
  2119. right = simple_strtoul(this_opt+6, NULL, 0);
  2120. else if (!strncmp(this_opt, "upper:", 6))
  2121. upper = simple_strtoul(this_opt+6, NULL, 0);
  2122. else if (!strncmp(this_opt, "lower:", 6))
  2123. lower = simple_strtoul(this_opt+6, NULL, 0);
  2124. else if (!strncmp(this_opt, "pixclock:", 9))
  2125. pixclock = simple_strtoul(this_opt+9, NULL, 0);
  2126. else if (!strncmp(this_opt, "sync:", 5))
  2127. sync = simple_strtoul(this_opt+5, NULL, 0);
  2128. else if (!strncmp(this_opt, "vesa:", 5))
  2129. vesa = simple_strtoul(this_opt+5, NULL, 0);
  2130. else if (!strncmp(this_opt, "maxclk:", 7))
  2131. maxclk = simple_strtoul(this_opt+7, NULL, 0);
  2132. else if (!strncmp(this_opt, "fh:", 3))
  2133. fh = simple_strtoul(this_opt+3, NULL, 0);
  2134. else if (!strncmp(this_opt, "fv:", 3))
  2135. fv = simple_strtoul(this_opt+3, NULL, 0);
  2136. else if (!strncmp(this_opt, "mem:", 4))
  2137. mem = simple_strtoul(this_opt+4, NULL, 0);
  2138. else if (!strncmp(this_opt, "mode:", 5))
  2139. strlcpy(videomode, this_opt+5, sizeof(videomode));
  2140. else if (!strncmp(this_opt, "outputs:", 8))
  2141. strlcpy(outputs, this_opt+8, sizeof(outputs));
  2142. else if (!strncmp(this_opt, "dfp:", 4)) {
  2143. dfp_type = simple_strtoul(this_opt+4, NULL, 0);
  2144. dfp = 1;
  2145. }
  2146. #ifdef CONFIG_PPC_PMAC
  2147. else if (!strncmp(this_opt, "vmode:", 6)) {
  2148. unsigned int vmode = simple_strtoul(this_opt+6, NULL, 0);
  2149. if (vmode > 0 && vmode <= VMODE_MAX)
  2150. default_vmode = vmode;
  2151. } else if (!strncmp(this_opt, "cmode:", 6)) {
  2152. unsigned int cmode = simple_strtoul(this_opt+6, NULL, 0);
  2153. switch (cmode) {
  2154. case 0:
  2155. case 8:
  2156. default_cmode = CMODE_8;
  2157. break;
  2158. case 15:
  2159. case 16:
  2160. default_cmode = CMODE_16;
  2161. break;
  2162. case 24:
  2163. case 32:
  2164. default_cmode = CMODE_32;
  2165. break;
  2166. }
  2167. }
  2168. #endif
  2169. else if (!strcmp(this_opt, "disabled")) /* nodisabled does not exist */
  2170. disabled = 1;
  2171. else if (!strcmp(this_opt, "enabled")) /* noenabled does not exist */
  2172. disabled = 0;
  2173. else if (!strcmp(this_opt, "sgram")) /* nosgram == sdram */
  2174. sgram = 1;
  2175. else if (!strcmp(this_opt, "sdram"))
  2176. sgram = 0;
  2177. else if (!strncmp(this_opt, "memtype:", 8))
  2178. memtype = simple_strtoul(this_opt+8, NULL, 0);
  2179. else {
  2180. int value = 1;
  2181. if (!strncmp(this_opt, "no", 2)) {
  2182. value = 0;
  2183. this_opt += 2;
  2184. }
  2185. if (! strcmp(this_opt, "inverse"))
  2186. inverse = value;
  2187. else if (!strcmp(this_opt, "accel"))
  2188. noaccel = !value;
  2189. else if (!strcmp(this_opt, "pan"))
  2190. nopan = !value;
  2191. else if (!strcmp(this_opt, "pciretry"))
  2192. no_pci_retry = !value;
  2193. else if (!strcmp(this_opt, "vga"))
  2194. novga = !value;
  2195. else if (!strcmp(this_opt, "bios"))
  2196. nobios = !value;
  2197. else if (!strcmp(this_opt, "init"))
  2198. noinit = !value;
  2199. #ifdef CONFIG_MTRR
  2200. else if (!strcmp(this_opt, "mtrr"))
  2201. mtrr = value;
  2202. #endif
  2203. else if (!strcmp(this_opt, "inv24"))
  2204. inv24 = value;
  2205. else if (!strcmp(this_opt, "cross4MB"))
  2206. cross4MB = value;
  2207. else if (!strcmp(this_opt, "grayscale"))
  2208. grayscale = value;
  2209. else if (!strcmp(this_opt, "dfp"))
  2210. dfp = value;
  2211. else {
  2212. strlcpy(videomode, this_opt, sizeof(videomode));
  2213. }
  2214. }
  2215. }
  2216. return 0;
  2217. }
  2218. static int __initdata initialized = 0;
  2219. static int __init matroxfb_init(void)
  2220. {
  2221. char *option = NULL;
  2222. int err = 0;
  2223. DBG(__func__)
  2224. if (fb_get_options("matroxfb", &option))
  2225. return -ENODEV;
  2226. matroxfb_setup(option);
  2227. if (disabled)
  2228. return -ENXIO;
  2229. if (!initialized) {
  2230. initialized = 1;
  2231. err = matrox_init();
  2232. }
  2233. hotplug = 1;
  2234. /* never return failure, user can hotplug matrox later... */
  2235. return err;
  2236. }
  2237. module_init(matroxfb_init);
  2238. #else
  2239. /* *************************** init module code **************************** */
  2240. MODULE_AUTHOR("(c) 1998-2002 Petr Vandrovec <vandrove@vc.cvut.cz>");
  2241. MODULE_DESCRIPTION("Accelerated FBDev driver for Matrox Millennium/Mystique/G100/G200/G400/G450/G550");
  2242. MODULE_LICENSE("GPL");
  2243. module_param(mem, int, 0);
  2244. MODULE_PARM_DESC(mem, "Size of available memory in MB, KB or B (2,4,8,12,16MB, default=autodetect)");
  2245. module_param(disabled, int, 0);
  2246. MODULE_PARM_DESC(disabled, "Disabled (0 or 1=disabled) (default=0)");
  2247. module_param(noaccel, int, 0);
  2248. MODULE_PARM_DESC(noaccel, "Do not use accelerating engine (0 or 1=disabled) (default=0)");
  2249. module_param(nopan, int, 0);
  2250. MODULE_PARM_DESC(nopan, "Disable pan on startup (0 or 1=disabled) (default=0)");
  2251. module_param(no_pci_retry, int, 0);
  2252. MODULE_PARM_DESC(no_pci_retry, "PCI retries enabled (0 or 1=disabled) (default=0)");
  2253. module_param(novga, int, 0);
  2254. MODULE_PARM_DESC(novga, "VGA I/O (0x3C0-0x3DF) disabled (0 or 1=disabled) (default=0)");
  2255. module_param(nobios, int, 0);
  2256. MODULE_PARM_DESC(nobios, "Disables ROM BIOS (0 or 1=disabled) (default=do not change BIOS state)");
  2257. module_param(noinit, int, 0);
  2258. MODULE_PARM_DESC(noinit, "Disables W/SG/SD-RAM and bus interface initialization (0 or 1=do not initialize) (default=0)");
  2259. module_param(memtype, int, 0);
  2260. MODULE_PARM_DESC(memtype, "Memory type for G200/G400 (see Documentation/fb/matroxfb.txt for explanation) (default=3 for G200, 0 for G400)");
  2261. #ifdef CONFIG_MTRR
  2262. module_param(mtrr, int, 0);
  2263. MODULE_PARM_DESC(mtrr, "This speeds up video memory accesses (0=disabled or 1) (default=1)");
  2264. #endif
  2265. module_param(sgram, int, 0);
  2266. MODULE_PARM_DESC(sgram, "Indicates that G100/G200/G400 has SGRAM memory (0=SDRAM, 1=SGRAM) (default=0)");
  2267. module_param(inv24, int, 0);
  2268. MODULE_PARM_DESC(inv24, "Inverts clock polarity for 24bpp and loop frequency > 100MHz (default=do not invert polarity)");
  2269. module_param(inverse, int, 0);
  2270. MODULE_PARM_DESC(inverse, "Inverse (0 or 1) (default=0)");
  2271. #ifdef CONFIG_FB_MATROX_MULTIHEAD
  2272. module_param(dev, int, 0);
  2273. MODULE_PARM_DESC(dev, "Multihead support, attach to device ID (0..N) (default=all working)");
  2274. #else
  2275. module_param(dev, int, 0);
  2276. MODULE_PARM_DESC(dev, "Multihead support, attach to device ID (0..N) (default=first working)");
  2277. #endif
  2278. module_param(vesa, int, 0);
  2279. MODULE_PARM_DESC(vesa, "Startup videomode (0x000-0x1FF) (default=0x101)");
  2280. module_param(xres, int, 0);
  2281. MODULE_PARM_DESC(xres, "Horizontal resolution (px), overrides xres from vesa (default=vesa)");
  2282. module_param(yres, int, 0);
  2283. MODULE_PARM_DESC(yres, "Vertical resolution (scans), overrides yres from vesa (default=vesa)");
  2284. module_param(upper, int, 0);
  2285. MODULE_PARM_DESC(upper, "Upper blank space (scans), overrides upper from vesa (default=vesa)");
  2286. module_param(lower, int, 0);
  2287. MODULE_PARM_DESC(lower, "Lower blank space (scans), overrides lower from vesa (default=vesa)");
  2288. module_param(vslen, int, 0);
  2289. MODULE_PARM_DESC(vslen, "Vertical sync length (scans), overrides lower from vesa (default=vesa)");
  2290. module_param(left, int, 0);
  2291. MODULE_PARM_DESC(left, "Left blank space (px), overrides left from vesa (default=vesa)");
  2292. module_param(right, int, 0);
  2293. MODULE_PARM_DESC(right, "Right blank space (px), overrides right from vesa (default=vesa)");
  2294. module_param(hslen, int, 0);
  2295. MODULE_PARM_DESC(hslen, "Horizontal sync length (px), overrides hslen from vesa (default=vesa)");
  2296. module_param(pixclock, int, 0);
  2297. MODULE_PARM_DESC(pixclock, "Pixelclock (ns), overrides pixclock from vesa (default=vesa)");
  2298. module_param(sync, int, 0);
  2299. MODULE_PARM_DESC(sync, "Sync polarity, overrides sync from vesa (default=vesa)");
  2300. module_param(depth, int, 0);
  2301. MODULE_PARM_DESC(depth, "Color depth (0=text,8,15,16,24,32) (default=vesa)");
  2302. module_param(maxclk, int, 0);
  2303. MODULE_PARM_DESC(maxclk, "Startup maximal clock, 0-999MHz, 1000-999999kHz, 1000000-INF Hz");
  2304. module_param(fh, int, 0);
  2305. MODULE_PARM_DESC(fh, "Startup horizontal frequency, 0-999kHz, 1000-INF Hz");
  2306. module_param(fv, int, 0);
  2307. MODULE_PARM_DESC(fv, "Startup vertical frequency, 0-INF Hz\n"
  2308. "You should specify \"fv:max_monitor_vsync,fh:max_monitor_hsync,maxclk:max_monitor_dotclock\"");
  2309. module_param(grayscale, int, 0);
  2310. MODULE_PARM_DESC(grayscale, "Sets display into grayscale. Works perfectly with paletized videomode (4, 8bpp), some limitations apply to 16, 24 and 32bpp videomodes (default=nograyscale)");
  2311. module_param(cross4MB, int, 0);
  2312. MODULE_PARM_DESC(cross4MB, "Specifies that 4MB boundary can be in middle of line. (default=autodetected)");
  2313. module_param(dfp, int, 0);
  2314. MODULE_PARM_DESC(dfp, "Specifies whether to use digital flat panel interface of G200/G400 (0 or 1) (default=0)");
  2315. module_param(dfp_type, int, 0);
  2316. MODULE_PARM_DESC(dfp_type, "Specifies DFP interface type (0 to 255) (default=read from hardware)");
  2317. module_param_string(outputs, outputs, sizeof(outputs), 0);
  2318. MODULE_PARM_DESC(outputs, "Specifies which CRTC is mapped to which output (string of up to three letters, consisting of 0 (disabled), 1 (CRTC1), 2 (CRTC2)) (default=111 for Gx50, 101 for G200/G400 with DFP, and 100 for all other devices)");
  2319. #ifdef CONFIG_PPC_PMAC
  2320. module_param_named(vmode, default_vmode, int, 0);
  2321. MODULE_PARM_DESC(vmode, "Specify the vmode mode number that should be used (640x480 default)");
  2322. module_param_named(cmode, default_cmode, int, 0);
  2323. MODULE_PARM_DESC(cmode, "Specify the video depth that should be used (8bit default)");
  2324. #endif
  2325. int __init init_module(void){
  2326. DBG(__func__)
  2327. if (disabled)
  2328. return -ENXIO;
  2329. if (depth == 0)
  2330. depth = RSText;
  2331. else if (depth == 4)
  2332. depth = RS4bpp;
  2333. else if (depth == 8)
  2334. depth = RS8bpp;
  2335. else if (depth == 15)
  2336. depth = RS15bpp;
  2337. else if (depth == 16)
  2338. depth = RS16bpp;
  2339. else if (depth == 24)
  2340. depth = RS24bpp;
  2341. else if (depth == 32)
  2342. depth = RS32bpp;
  2343. else if (depth != -1) {
  2344. printk(KERN_ERR "matroxfb: depth %d is not supported, using default\n", depth);
  2345. depth = -1;
  2346. }
  2347. matrox_init();
  2348. /* never return failure; user can hotplug matrox later... */
  2349. return 0;
  2350. }
  2351. #endif /* MODULE */
  2352. module_exit(matrox_done);
  2353. EXPORT_SYMBOL(matroxfb_register_driver);
  2354. EXPORT_SYMBOL(matroxfb_unregister_driver);
  2355. EXPORT_SYMBOL(matroxfb_wait_for_sync);
  2356. EXPORT_SYMBOL(matroxfb_enable_irq);
  2357. /*
  2358. * Overrides for Emacs so that we follow Linus's tabbing style.
  2359. * ---------------------------------------------------------------------------
  2360. * Local variables:
  2361. * c-basic-offset: 8
  2362. * End:
  2363. */