radeon_pm.c 87 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915
  1. /*
  2. * drivers/video/aty/radeon_pm.c
  3. *
  4. * Copyright 2003,2004 Ben. Herrenschmidt <benh@kernel.crashing.org>
  5. * Copyright 2004 Paul Mackerras <paulus@samba.org>
  6. *
  7. * This is the power management code for ATI radeon chipsets. It contains
  8. * some dynamic clock PM enable/disable code similar to what X.org does,
  9. * some D2-state (APM-style) sleep/wakeup code for use on some PowerMacs,
  10. * and the necessary bits to re-initialize from scratch a few chips found
  11. * on PowerMacs as well. The later could be extended to more platforms
  12. * provided the memory controller configuration code be made more generic,
  13. * and you can get the proper mode register commands for your RAMs.
  14. * Those things may be found in the BIOS image...
  15. */
  16. #include "radeonfb.h"
  17. #include <linux/console.h>
  18. #include <linux/agp_backend.h>
  19. #ifdef CONFIG_PPC_PMAC
  20. #include <asm/machdep.h>
  21. #include <asm/prom.h>
  22. #include <asm/pmac_feature.h>
  23. #endif
  24. #include "ati_ids.h"
  25. /*
  26. * Workarounds for bugs in PC laptops:
  27. * - enable D2 sleep in some IBM Thinkpads
  28. * - special case for Samsung P35
  29. *
  30. * Whitelist by subsystem vendor/device because
  31. * its the subsystem vendor's fault!
  32. */
  33. #if defined(CONFIG_PM) && defined(CONFIG_X86)
  34. static void radeon_reinitialize_M10(struct radeonfb_info *rinfo);
  35. struct radeon_device_id {
  36. const char *ident; /* (arbitrary) Name */
  37. const unsigned short subsystem_vendor; /* Subsystem Vendor ID */
  38. const unsigned short subsystem_device; /* Subsystem Device ID */
  39. const enum radeon_pm_mode pm_mode_modifier; /* modify pm_mode */
  40. const reinit_function_ptr new_reinit_func; /* changed reinit_func */
  41. };
  42. #define BUGFIX(model, sv, sd, pm, fn) { \
  43. .ident = model, \
  44. .subsystem_vendor = sv, \
  45. .subsystem_device = sd, \
  46. .pm_mode_modifier = pm, \
  47. .new_reinit_func = fn \
  48. }
  49. static struct radeon_device_id radeon_workaround_list[] = {
  50. BUGFIX("IBM Thinkpad R32",
  51. PCI_VENDOR_ID_IBM, 0x1905,
  52. radeon_pm_d2, NULL),
  53. BUGFIX("IBM Thinkpad R40",
  54. PCI_VENDOR_ID_IBM, 0x0526,
  55. radeon_pm_d2, NULL),
  56. BUGFIX("IBM Thinkpad R40",
  57. PCI_VENDOR_ID_IBM, 0x0527,
  58. radeon_pm_d2, NULL),
  59. BUGFIX("IBM Thinkpad R50/R51/T40/T41",
  60. PCI_VENDOR_ID_IBM, 0x0531,
  61. radeon_pm_d2, NULL),
  62. BUGFIX("IBM Thinkpad R51/T40/T41/T42",
  63. PCI_VENDOR_ID_IBM, 0x0530,
  64. radeon_pm_d2, NULL),
  65. BUGFIX("IBM Thinkpad T30",
  66. PCI_VENDOR_ID_IBM, 0x0517,
  67. radeon_pm_d2, NULL),
  68. BUGFIX("IBM Thinkpad T40p",
  69. PCI_VENDOR_ID_IBM, 0x054d,
  70. radeon_pm_d2, NULL),
  71. BUGFIX("IBM Thinkpad T42",
  72. PCI_VENDOR_ID_IBM, 0x0550,
  73. radeon_pm_d2, NULL),
  74. BUGFIX("IBM Thinkpad X31/X32",
  75. PCI_VENDOR_ID_IBM, 0x052f,
  76. radeon_pm_d2, NULL),
  77. BUGFIX("Samsung P35",
  78. PCI_VENDOR_ID_SAMSUNG, 0xc00c,
  79. radeon_pm_off, radeon_reinitialize_M10),
  80. BUGFIX("Acer Aspire 2010",
  81. PCI_VENDOR_ID_AI, 0x0061,
  82. radeon_pm_off, radeon_reinitialize_M10),
  83. { .ident = NULL }
  84. };
  85. static int radeon_apply_workarounds(struct radeonfb_info *rinfo)
  86. {
  87. struct radeon_device_id *id;
  88. for (id = radeon_workaround_list; id->ident != NULL; id++ )
  89. if ((id->subsystem_vendor == rinfo->pdev->subsystem_vendor ) &&
  90. (id->subsystem_device == rinfo->pdev->subsystem_device )) {
  91. /* we found a device that requires workaround */
  92. printk(KERN_DEBUG "radeonfb: %s detected"
  93. ", enabling workaround\n", id->ident);
  94. rinfo->pm_mode |= id->pm_mode_modifier;
  95. if (id->new_reinit_func != NULL)
  96. rinfo->reinit_func = id->new_reinit_func;
  97. return 1;
  98. }
  99. return 0; /* not found */
  100. }
  101. #else /* defined(CONFIG_PM) && defined(CONFIG_X86) */
  102. static inline int radeon_apply_workarounds(struct radeonfb_info *rinfo)
  103. {
  104. return 0;
  105. }
  106. #endif /* defined(CONFIG_PM) && defined(CONFIG_X86) */
  107. static void radeon_pm_disable_dynamic_mode(struct radeonfb_info *rinfo)
  108. {
  109. u32 tmp;
  110. /* RV100 */
  111. if ((rinfo->family == CHIP_FAMILY_RV100) && (!rinfo->is_mobility)) {
  112. if (rinfo->has_CRTC2) {
  113. tmp = INPLL(pllSCLK_CNTL);
  114. tmp &= ~SCLK_CNTL__DYN_STOP_LAT_MASK;
  115. tmp |= SCLK_CNTL__CP_MAX_DYN_STOP_LAT | SCLK_CNTL__FORCEON_MASK;
  116. OUTPLL(pllSCLK_CNTL, tmp);
  117. }
  118. tmp = INPLL(pllMCLK_CNTL);
  119. tmp |= (MCLK_CNTL__FORCE_MCLKA |
  120. MCLK_CNTL__FORCE_MCLKB |
  121. MCLK_CNTL__FORCE_YCLKA |
  122. MCLK_CNTL__FORCE_YCLKB |
  123. MCLK_CNTL__FORCE_AIC |
  124. MCLK_CNTL__FORCE_MC);
  125. OUTPLL(pllMCLK_CNTL, tmp);
  126. return;
  127. }
  128. /* R100 */
  129. if (!rinfo->has_CRTC2) {
  130. tmp = INPLL(pllSCLK_CNTL);
  131. tmp |= (SCLK_CNTL__FORCE_CP | SCLK_CNTL__FORCE_HDP |
  132. SCLK_CNTL__FORCE_DISP1 | SCLK_CNTL__FORCE_TOP |
  133. SCLK_CNTL__FORCE_E2 | SCLK_CNTL__FORCE_SE |
  134. SCLK_CNTL__FORCE_IDCT | SCLK_CNTL__FORCE_VIP |
  135. SCLK_CNTL__FORCE_RE | SCLK_CNTL__FORCE_PB |
  136. SCLK_CNTL__FORCE_TAM | SCLK_CNTL__FORCE_TDM |
  137. SCLK_CNTL__FORCE_RB);
  138. OUTPLL(pllSCLK_CNTL, tmp);
  139. return;
  140. }
  141. /* RV350 (M10/M11) */
  142. if (rinfo->family == CHIP_FAMILY_RV350) {
  143. /* for RV350/M10/M11, no delays are required. */
  144. tmp = INPLL(pllSCLK_CNTL2);
  145. tmp |= (SCLK_CNTL2__R300_FORCE_TCL |
  146. SCLK_CNTL2__R300_FORCE_GA |
  147. SCLK_CNTL2__R300_FORCE_CBA);
  148. OUTPLL(pllSCLK_CNTL2, tmp);
  149. tmp = INPLL(pllSCLK_CNTL);
  150. tmp |= (SCLK_CNTL__FORCE_DISP2 | SCLK_CNTL__FORCE_CP |
  151. SCLK_CNTL__FORCE_HDP | SCLK_CNTL__FORCE_DISP1 |
  152. SCLK_CNTL__FORCE_TOP | SCLK_CNTL__FORCE_E2 |
  153. SCLK_CNTL__R300_FORCE_VAP | SCLK_CNTL__FORCE_IDCT |
  154. SCLK_CNTL__FORCE_VIP | SCLK_CNTL__R300_FORCE_SR |
  155. SCLK_CNTL__R300_FORCE_PX | SCLK_CNTL__R300_FORCE_TX |
  156. SCLK_CNTL__R300_FORCE_US | SCLK_CNTL__FORCE_TV_SCLK |
  157. SCLK_CNTL__R300_FORCE_SU | SCLK_CNTL__FORCE_OV0);
  158. OUTPLL(pllSCLK_CNTL, tmp);
  159. tmp = INPLL(pllSCLK_MORE_CNTL);
  160. tmp |= (SCLK_MORE_CNTL__FORCE_DISPREGS | SCLK_MORE_CNTL__FORCE_MC_GUI |
  161. SCLK_MORE_CNTL__FORCE_MC_HOST);
  162. OUTPLL(pllSCLK_MORE_CNTL, tmp);
  163. tmp = INPLL(pllMCLK_CNTL);
  164. tmp |= (MCLK_CNTL__FORCE_MCLKA |
  165. MCLK_CNTL__FORCE_MCLKB |
  166. MCLK_CNTL__FORCE_YCLKA |
  167. MCLK_CNTL__FORCE_YCLKB |
  168. MCLK_CNTL__FORCE_MC);
  169. OUTPLL(pllMCLK_CNTL, tmp);
  170. tmp = INPLL(pllVCLK_ECP_CNTL);
  171. tmp &= ~(VCLK_ECP_CNTL__PIXCLK_ALWAYS_ONb |
  172. VCLK_ECP_CNTL__PIXCLK_DAC_ALWAYS_ONb |
  173. VCLK_ECP_CNTL__R300_DISP_DAC_PIXCLK_DAC_BLANK_OFF);
  174. OUTPLL(pllVCLK_ECP_CNTL, tmp);
  175. tmp = INPLL(pllPIXCLKS_CNTL);
  176. tmp &= ~(PIXCLKS_CNTL__PIX2CLK_ALWAYS_ONb |
  177. PIXCLKS_CNTL__PIX2CLK_DAC_ALWAYS_ONb |
  178. PIXCLKS_CNTL__DISP_TVOUT_PIXCLK_TV_ALWAYS_ONb |
  179. PIXCLKS_CNTL__R300_DVOCLK_ALWAYS_ONb |
  180. PIXCLKS_CNTL__PIXCLK_BLEND_ALWAYS_ONb |
  181. PIXCLKS_CNTL__PIXCLK_GV_ALWAYS_ONb |
  182. PIXCLKS_CNTL__R300_PIXCLK_DVO_ALWAYS_ONb |
  183. PIXCLKS_CNTL__PIXCLK_LVDS_ALWAYS_ONb |
  184. PIXCLKS_CNTL__PIXCLK_TMDS_ALWAYS_ONb |
  185. PIXCLKS_CNTL__R300_PIXCLK_TRANS_ALWAYS_ONb |
  186. PIXCLKS_CNTL__R300_PIXCLK_TVO_ALWAYS_ONb |
  187. PIXCLKS_CNTL__R300_P2G2CLK_ALWAYS_ONb |
  188. PIXCLKS_CNTL__R300_P2G2CLK_ALWAYS_ONb |
  189. PIXCLKS_CNTL__R300_DISP_DAC_PIXCLK_DAC2_BLANK_OFF);
  190. OUTPLL(pllPIXCLKS_CNTL, tmp);
  191. return;
  192. }
  193. /* Default */
  194. /* Force Core Clocks */
  195. tmp = INPLL(pllSCLK_CNTL);
  196. tmp |= (SCLK_CNTL__FORCE_CP | SCLK_CNTL__FORCE_E2);
  197. /* XFree doesn't do that case, but we had this code from Apple and it
  198. * seem necessary for proper suspend/resume operations
  199. */
  200. if (rinfo->is_mobility) {
  201. tmp |= SCLK_CNTL__FORCE_HDP|
  202. SCLK_CNTL__FORCE_DISP1|
  203. SCLK_CNTL__FORCE_DISP2|
  204. SCLK_CNTL__FORCE_TOP|
  205. SCLK_CNTL__FORCE_SE|
  206. SCLK_CNTL__FORCE_IDCT|
  207. SCLK_CNTL__FORCE_VIP|
  208. SCLK_CNTL__FORCE_PB|
  209. SCLK_CNTL__FORCE_RE|
  210. SCLK_CNTL__FORCE_TAM|
  211. SCLK_CNTL__FORCE_TDM|
  212. SCLK_CNTL__FORCE_RB|
  213. SCLK_CNTL__FORCE_TV_SCLK|
  214. SCLK_CNTL__FORCE_SUBPIC|
  215. SCLK_CNTL__FORCE_OV0;
  216. }
  217. else if (rinfo->family == CHIP_FAMILY_R300 ||
  218. rinfo->family == CHIP_FAMILY_R350) {
  219. tmp |= SCLK_CNTL__FORCE_HDP |
  220. SCLK_CNTL__FORCE_DISP1 |
  221. SCLK_CNTL__FORCE_DISP2 |
  222. SCLK_CNTL__FORCE_TOP |
  223. SCLK_CNTL__FORCE_IDCT |
  224. SCLK_CNTL__FORCE_VIP;
  225. }
  226. OUTPLL(pllSCLK_CNTL, tmp);
  227. radeon_msleep(16);
  228. if (rinfo->family == CHIP_FAMILY_R300 || rinfo->family == CHIP_FAMILY_R350) {
  229. tmp = INPLL(pllSCLK_CNTL2);
  230. tmp |= SCLK_CNTL2__R300_FORCE_TCL |
  231. SCLK_CNTL2__R300_FORCE_GA |
  232. SCLK_CNTL2__R300_FORCE_CBA;
  233. OUTPLL(pllSCLK_CNTL2, tmp);
  234. radeon_msleep(16);
  235. }
  236. tmp = INPLL(pllCLK_PIN_CNTL);
  237. tmp &= ~CLK_PIN_CNTL__SCLK_DYN_START_CNTL;
  238. OUTPLL(pllCLK_PIN_CNTL, tmp);
  239. radeon_msleep(15);
  240. if (rinfo->is_IGP) {
  241. /* Weird ... X is _un_ forcing clocks here, I think it's
  242. * doing backward. Imitate it for now...
  243. */
  244. tmp = INPLL(pllMCLK_CNTL);
  245. tmp &= ~(MCLK_CNTL__FORCE_MCLKA |
  246. MCLK_CNTL__FORCE_YCLKA);
  247. OUTPLL(pllMCLK_CNTL, tmp);
  248. radeon_msleep(16);
  249. }
  250. /* Hrm... same shit, X doesn't do that but I have to */
  251. else if (rinfo->is_mobility) {
  252. tmp = INPLL(pllMCLK_CNTL);
  253. tmp |= (MCLK_CNTL__FORCE_MCLKA |
  254. MCLK_CNTL__FORCE_MCLKB |
  255. MCLK_CNTL__FORCE_YCLKA |
  256. MCLK_CNTL__FORCE_YCLKB);
  257. OUTPLL(pllMCLK_CNTL, tmp);
  258. radeon_msleep(16);
  259. tmp = INPLL(pllMCLK_MISC);
  260. tmp &= ~(MCLK_MISC__MC_MCLK_MAX_DYN_STOP_LAT|
  261. MCLK_MISC__IO_MCLK_MAX_DYN_STOP_LAT|
  262. MCLK_MISC__MC_MCLK_DYN_ENABLE|
  263. MCLK_MISC__IO_MCLK_DYN_ENABLE);
  264. OUTPLL(pllMCLK_MISC, tmp);
  265. radeon_msleep(15);
  266. }
  267. if (rinfo->is_mobility) {
  268. tmp = INPLL(pllSCLK_MORE_CNTL);
  269. tmp |= SCLK_MORE_CNTL__FORCE_DISPREGS|
  270. SCLK_MORE_CNTL__FORCE_MC_GUI|
  271. SCLK_MORE_CNTL__FORCE_MC_HOST;
  272. OUTPLL(pllSCLK_MORE_CNTL, tmp);
  273. radeon_msleep(16);
  274. }
  275. tmp = INPLL(pllPIXCLKS_CNTL);
  276. tmp &= ~(PIXCLKS_CNTL__PIXCLK_GV_ALWAYS_ONb |
  277. PIXCLKS_CNTL__PIXCLK_BLEND_ALWAYS_ONb|
  278. PIXCLKS_CNTL__PIXCLK_DIG_TMDS_ALWAYS_ONb |
  279. PIXCLKS_CNTL__PIXCLK_LVDS_ALWAYS_ONb|
  280. PIXCLKS_CNTL__PIXCLK_TMDS_ALWAYS_ONb|
  281. PIXCLKS_CNTL__PIX2CLK_ALWAYS_ONb|
  282. PIXCLKS_CNTL__PIX2CLK_DAC_ALWAYS_ONb);
  283. OUTPLL(pllPIXCLKS_CNTL, tmp);
  284. radeon_msleep(16);
  285. tmp = INPLL( pllVCLK_ECP_CNTL);
  286. tmp &= ~(VCLK_ECP_CNTL__PIXCLK_ALWAYS_ONb |
  287. VCLK_ECP_CNTL__PIXCLK_DAC_ALWAYS_ONb);
  288. OUTPLL( pllVCLK_ECP_CNTL, tmp);
  289. radeon_msleep(16);
  290. }
  291. static void radeon_pm_enable_dynamic_mode(struct radeonfb_info *rinfo)
  292. {
  293. u32 tmp;
  294. /* R100 */
  295. if (!rinfo->has_CRTC2) {
  296. tmp = INPLL(pllSCLK_CNTL);
  297. if ((INREG(CONFIG_CNTL) & CFG_ATI_REV_ID_MASK) > CFG_ATI_REV_A13)
  298. tmp &= ~(SCLK_CNTL__FORCE_CP | SCLK_CNTL__FORCE_RB);
  299. tmp &= ~(SCLK_CNTL__FORCE_HDP | SCLK_CNTL__FORCE_DISP1 |
  300. SCLK_CNTL__FORCE_TOP | SCLK_CNTL__FORCE_SE |
  301. SCLK_CNTL__FORCE_IDCT | SCLK_CNTL__FORCE_RE |
  302. SCLK_CNTL__FORCE_PB | SCLK_CNTL__FORCE_TAM |
  303. SCLK_CNTL__FORCE_TDM);
  304. OUTPLL(pllSCLK_CNTL, tmp);
  305. return;
  306. }
  307. /* M10/M11 */
  308. if (rinfo->family == CHIP_FAMILY_RV350) {
  309. tmp = INPLL(pllSCLK_CNTL2);
  310. tmp &= ~(SCLK_CNTL2__R300_FORCE_TCL |
  311. SCLK_CNTL2__R300_FORCE_GA |
  312. SCLK_CNTL2__R300_FORCE_CBA);
  313. tmp |= (SCLK_CNTL2__R300_TCL_MAX_DYN_STOP_LAT |
  314. SCLK_CNTL2__R300_GA_MAX_DYN_STOP_LAT |
  315. SCLK_CNTL2__R300_CBA_MAX_DYN_STOP_LAT);
  316. OUTPLL(pllSCLK_CNTL2, tmp);
  317. tmp = INPLL(pllSCLK_CNTL);
  318. tmp &= ~(SCLK_CNTL__FORCE_DISP2 | SCLK_CNTL__FORCE_CP |
  319. SCLK_CNTL__FORCE_HDP | SCLK_CNTL__FORCE_DISP1 |
  320. SCLK_CNTL__FORCE_TOP | SCLK_CNTL__FORCE_E2 |
  321. SCLK_CNTL__R300_FORCE_VAP | SCLK_CNTL__FORCE_IDCT |
  322. SCLK_CNTL__FORCE_VIP | SCLK_CNTL__R300_FORCE_SR |
  323. SCLK_CNTL__R300_FORCE_PX | SCLK_CNTL__R300_FORCE_TX |
  324. SCLK_CNTL__R300_FORCE_US | SCLK_CNTL__FORCE_TV_SCLK |
  325. SCLK_CNTL__R300_FORCE_SU | SCLK_CNTL__FORCE_OV0);
  326. tmp |= SCLK_CNTL__DYN_STOP_LAT_MASK;
  327. OUTPLL(pllSCLK_CNTL, tmp);
  328. tmp = INPLL(pllSCLK_MORE_CNTL);
  329. tmp &= ~SCLK_MORE_CNTL__FORCEON;
  330. tmp |= SCLK_MORE_CNTL__DISPREGS_MAX_DYN_STOP_LAT |
  331. SCLK_MORE_CNTL__MC_GUI_MAX_DYN_STOP_LAT |
  332. SCLK_MORE_CNTL__MC_HOST_MAX_DYN_STOP_LAT;
  333. OUTPLL(pllSCLK_MORE_CNTL, tmp);
  334. tmp = INPLL(pllVCLK_ECP_CNTL);
  335. tmp |= (VCLK_ECP_CNTL__PIXCLK_ALWAYS_ONb |
  336. VCLK_ECP_CNTL__PIXCLK_DAC_ALWAYS_ONb);
  337. OUTPLL(pllVCLK_ECP_CNTL, tmp);
  338. tmp = INPLL(pllPIXCLKS_CNTL);
  339. tmp |= (PIXCLKS_CNTL__PIX2CLK_ALWAYS_ONb |
  340. PIXCLKS_CNTL__PIX2CLK_DAC_ALWAYS_ONb |
  341. PIXCLKS_CNTL__DISP_TVOUT_PIXCLK_TV_ALWAYS_ONb |
  342. PIXCLKS_CNTL__R300_DVOCLK_ALWAYS_ONb |
  343. PIXCLKS_CNTL__PIXCLK_BLEND_ALWAYS_ONb |
  344. PIXCLKS_CNTL__PIXCLK_GV_ALWAYS_ONb |
  345. PIXCLKS_CNTL__R300_PIXCLK_DVO_ALWAYS_ONb |
  346. PIXCLKS_CNTL__PIXCLK_LVDS_ALWAYS_ONb |
  347. PIXCLKS_CNTL__PIXCLK_TMDS_ALWAYS_ONb |
  348. PIXCLKS_CNTL__R300_PIXCLK_TRANS_ALWAYS_ONb |
  349. PIXCLKS_CNTL__R300_PIXCLK_TVO_ALWAYS_ONb |
  350. PIXCLKS_CNTL__R300_P2G2CLK_ALWAYS_ONb |
  351. PIXCLKS_CNTL__R300_P2G2CLK_ALWAYS_ONb);
  352. OUTPLL(pllPIXCLKS_CNTL, tmp);
  353. tmp = INPLL(pllMCLK_MISC);
  354. tmp |= (MCLK_MISC__MC_MCLK_DYN_ENABLE |
  355. MCLK_MISC__IO_MCLK_DYN_ENABLE);
  356. OUTPLL(pllMCLK_MISC, tmp);
  357. tmp = INPLL(pllMCLK_CNTL);
  358. tmp |= (MCLK_CNTL__FORCE_MCLKA | MCLK_CNTL__FORCE_MCLKB);
  359. tmp &= ~(MCLK_CNTL__FORCE_YCLKA |
  360. MCLK_CNTL__FORCE_YCLKB |
  361. MCLK_CNTL__FORCE_MC);
  362. /* Some releases of vbios have set DISABLE_MC_MCLKA
  363. * and DISABLE_MC_MCLKB bits in the vbios table. Setting these
  364. * bits will cause H/W hang when reading video memory with dynamic
  365. * clocking enabled.
  366. */
  367. if ((tmp & MCLK_CNTL__R300_DISABLE_MC_MCLKA) &&
  368. (tmp & MCLK_CNTL__R300_DISABLE_MC_MCLKB)) {
  369. /* If both bits are set, then check the active channels */
  370. tmp = INPLL(pllMCLK_CNTL);
  371. if (rinfo->vram_width == 64) {
  372. if (INREG(MEM_CNTL) & R300_MEM_USE_CD_CH_ONLY)
  373. tmp &= ~MCLK_CNTL__R300_DISABLE_MC_MCLKB;
  374. else
  375. tmp &= ~MCLK_CNTL__R300_DISABLE_MC_MCLKA;
  376. } else {
  377. tmp &= ~(MCLK_CNTL__R300_DISABLE_MC_MCLKA |
  378. MCLK_CNTL__R300_DISABLE_MC_MCLKB);
  379. }
  380. }
  381. OUTPLL(pllMCLK_CNTL, tmp);
  382. return;
  383. }
  384. /* R300 */
  385. if (rinfo->family == CHIP_FAMILY_R300 || rinfo->family == CHIP_FAMILY_R350) {
  386. tmp = INPLL(pllSCLK_CNTL);
  387. tmp &= ~(SCLK_CNTL__R300_FORCE_VAP);
  388. tmp |= SCLK_CNTL__FORCE_CP;
  389. OUTPLL(pllSCLK_CNTL, tmp);
  390. radeon_msleep(15);
  391. tmp = INPLL(pllSCLK_CNTL2);
  392. tmp &= ~(SCLK_CNTL2__R300_FORCE_TCL |
  393. SCLK_CNTL2__R300_FORCE_GA |
  394. SCLK_CNTL2__R300_FORCE_CBA);
  395. OUTPLL(pllSCLK_CNTL2, tmp);
  396. }
  397. /* Others */
  398. tmp = INPLL( pllCLK_PWRMGT_CNTL);
  399. tmp &= ~(CLK_PWRMGT_CNTL__ACTIVE_HILO_LAT_MASK|
  400. CLK_PWRMGT_CNTL__DISP_DYN_STOP_LAT_MASK|
  401. CLK_PWRMGT_CNTL__DYN_STOP_MODE_MASK);
  402. tmp |= CLK_PWRMGT_CNTL__ENGINE_DYNCLK_MODE_MASK |
  403. (0x01 << CLK_PWRMGT_CNTL__ACTIVE_HILO_LAT__SHIFT);
  404. OUTPLL( pllCLK_PWRMGT_CNTL, tmp);
  405. radeon_msleep(15);
  406. tmp = INPLL(pllCLK_PIN_CNTL);
  407. tmp |= CLK_PIN_CNTL__SCLK_DYN_START_CNTL;
  408. OUTPLL(pllCLK_PIN_CNTL, tmp);
  409. radeon_msleep(15);
  410. /* When DRI is enabled, setting DYN_STOP_LAT to zero can cause some R200
  411. * to lockup randomly, leave them as set by BIOS.
  412. */
  413. tmp = INPLL(pllSCLK_CNTL);
  414. tmp &= ~SCLK_CNTL__FORCEON_MASK;
  415. /*RAGE_6::A11 A12 A12N1 A13, RV250::A11 A12, R300*/
  416. if ((rinfo->family == CHIP_FAMILY_RV250 &&
  417. ((INREG(CONFIG_CNTL) & CFG_ATI_REV_ID_MASK) < CFG_ATI_REV_A13)) ||
  418. ((rinfo->family == CHIP_FAMILY_RV100) &&
  419. ((INREG(CONFIG_CNTL) & CFG_ATI_REV_ID_MASK) <= CFG_ATI_REV_A13))) {
  420. tmp |= SCLK_CNTL__FORCE_CP;
  421. tmp |= SCLK_CNTL__FORCE_VIP;
  422. }
  423. OUTPLL(pllSCLK_CNTL, tmp);
  424. radeon_msleep(15);
  425. if ((rinfo->family == CHIP_FAMILY_RV200) ||
  426. (rinfo->family == CHIP_FAMILY_RV250) ||
  427. (rinfo->family == CHIP_FAMILY_RV280)) {
  428. tmp = INPLL(pllSCLK_MORE_CNTL);
  429. tmp &= ~SCLK_MORE_CNTL__FORCEON;
  430. /* RV200::A11 A12 RV250::A11 A12 */
  431. if (((rinfo->family == CHIP_FAMILY_RV200) ||
  432. (rinfo->family == CHIP_FAMILY_RV250)) &&
  433. ((INREG(CONFIG_CNTL) & CFG_ATI_REV_ID_MASK) < CFG_ATI_REV_A13))
  434. tmp |= SCLK_MORE_CNTL__FORCEON;
  435. OUTPLL(pllSCLK_MORE_CNTL, tmp);
  436. radeon_msleep(15);
  437. }
  438. /* RV200::A11 A12, RV250::A11 A12 */
  439. if (((rinfo->family == CHIP_FAMILY_RV200) ||
  440. (rinfo->family == CHIP_FAMILY_RV250)) &&
  441. ((INREG(CONFIG_CNTL) & CFG_ATI_REV_ID_MASK) < CFG_ATI_REV_A13)) {
  442. tmp = INPLL(pllPLL_PWRMGT_CNTL);
  443. tmp |= PLL_PWRMGT_CNTL__TCL_BYPASS_DISABLE;
  444. OUTPLL(pllPLL_PWRMGT_CNTL, tmp);
  445. radeon_msleep(15);
  446. }
  447. tmp = INPLL(pllPIXCLKS_CNTL);
  448. tmp |= PIXCLKS_CNTL__PIX2CLK_ALWAYS_ONb |
  449. PIXCLKS_CNTL__PIX2CLK_DAC_ALWAYS_ONb|
  450. PIXCLKS_CNTL__PIXCLK_BLEND_ALWAYS_ONb|
  451. PIXCLKS_CNTL__PIXCLK_GV_ALWAYS_ONb|
  452. PIXCLKS_CNTL__PIXCLK_DIG_TMDS_ALWAYS_ONb|
  453. PIXCLKS_CNTL__PIXCLK_LVDS_ALWAYS_ONb|
  454. PIXCLKS_CNTL__PIXCLK_TMDS_ALWAYS_ONb;
  455. OUTPLL(pllPIXCLKS_CNTL, tmp);
  456. radeon_msleep(15);
  457. tmp = INPLL(pllVCLK_ECP_CNTL);
  458. tmp |= VCLK_ECP_CNTL__PIXCLK_ALWAYS_ONb |
  459. VCLK_ECP_CNTL__PIXCLK_DAC_ALWAYS_ONb;
  460. OUTPLL(pllVCLK_ECP_CNTL, tmp);
  461. /* X doesn't do that ... hrm, we do on mobility && Macs */
  462. #ifdef CONFIG_PPC_OF
  463. if (rinfo->is_mobility) {
  464. tmp = INPLL(pllMCLK_CNTL);
  465. tmp &= ~(MCLK_CNTL__FORCE_MCLKA |
  466. MCLK_CNTL__FORCE_MCLKB |
  467. MCLK_CNTL__FORCE_YCLKA |
  468. MCLK_CNTL__FORCE_YCLKB);
  469. OUTPLL(pllMCLK_CNTL, tmp);
  470. radeon_msleep(15);
  471. tmp = INPLL(pllMCLK_MISC);
  472. tmp |= MCLK_MISC__MC_MCLK_MAX_DYN_STOP_LAT|
  473. MCLK_MISC__IO_MCLK_MAX_DYN_STOP_LAT|
  474. MCLK_MISC__MC_MCLK_DYN_ENABLE|
  475. MCLK_MISC__IO_MCLK_DYN_ENABLE;
  476. OUTPLL(pllMCLK_MISC, tmp);
  477. radeon_msleep(15);
  478. }
  479. #endif /* CONFIG_PPC_OF */
  480. }
  481. #ifdef CONFIG_PM
  482. static void OUTMC( struct radeonfb_info *rinfo, u8 indx, u32 value)
  483. {
  484. OUTREG( MC_IND_INDEX, indx | MC_IND_INDEX__MC_IND_WR_EN);
  485. OUTREG( MC_IND_DATA, value);
  486. }
  487. static u32 INMC(struct radeonfb_info *rinfo, u8 indx)
  488. {
  489. OUTREG( MC_IND_INDEX, indx);
  490. return INREG( MC_IND_DATA);
  491. }
  492. static void radeon_pm_save_regs(struct radeonfb_info *rinfo, int saving_for_d3)
  493. {
  494. rinfo->save_regs[0] = INPLL(PLL_PWRMGT_CNTL);
  495. rinfo->save_regs[1] = INPLL(CLK_PWRMGT_CNTL);
  496. rinfo->save_regs[2] = INPLL(MCLK_CNTL);
  497. rinfo->save_regs[3] = INPLL(SCLK_CNTL);
  498. rinfo->save_regs[4] = INPLL(CLK_PIN_CNTL);
  499. rinfo->save_regs[5] = INPLL(VCLK_ECP_CNTL);
  500. rinfo->save_regs[6] = INPLL(PIXCLKS_CNTL);
  501. rinfo->save_regs[7] = INPLL(MCLK_MISC);
  502. rinfo->save_regs[8] = INPLL(P2PLL_CNTL);
  503. rinfo->save_regs[9] = INREG(DISP_MISC_CNTL);
  504. rinfo->save_regs[10] = INREG(DISP_PWR_MAN);
  505. rinfo->save_regs[11] = INREG(LVDS_GEN_CNTL);
  506. rinfo->save_regs[13] = INREG(TV_DAC_CNTL);
  507. rinfo->save_regs[14] = INREG(BUS_CNTL1);
  508. rinfo->save_regs[15] = INREG(CRTC_OFFSET_CNTL);
  509. rinfo->save_regs[16] = INREG(AGP_CNTL);
  510. rinfo->save_regs[17] = (INREG(CRTC_GEN_CNTL) & 0xfdffffff) | 0x04000000;
  511. rinfo->save_regs[18] = (INREG(CRTC2_GEN_CNTL) & 0xfdffffff) | 0x04000000;
  512. rinfo->save_regs[19] = INREG(GPIOPAD_A);
  513. rinfo->save_regs[20] = INREG(GPIOPAD_EN);
  514. rinfo->save_regs[21] = INREG(GPIOPAD_MASK);
  515. rinfo->save_regs[22] = INREG(ZV_LCDPAD_A);
  516. rinfo->save_regs[23] = INREG(ZV_LCDPAD_EN);
  517. rinfo->save_regs[24] = INREG(ZV_LCDPAD_MASK);
  518. rinfo->save_regs[25] = INREG(GPIO_VGA_DDC);
  519. rinfo->save_regs[26] = INREG(GPIO_DVI_DDC);
  520. rinfo->save_regs[27] = INREG(GPIO_MONID);
  521. rinfo->save_regs[28] = INREG(GPIO_CRT2_DDC);
  522. rinfo->save_regs[29] = INREG(SURFACE_CNTL);
  523. rinfo->save_regs[30] = INREG(MC_FB_LOCATION);
  524. rinfo->save_regs[31] = INREG(DISPLAY_BASE_ADDR);
  525. rinfo->save_regs[32] = INREG(MC_AGP_LOCATION);
  526. rinfo->save_regs[33] = INREG(CRTC2_DISPLAY_BASE_ADDR);
  527. rinfo->save_regs[34] = INPLL(SCLK_MORE_CNTL);
  528. rinfo->save_regs[35] = INREG(MEM_SDRAM_MODE_REG);
  529. rinfo->save_regs[36] = INREG(BUS_CNTL);
  530. rinfo->save_regs[39] = INREG(RBBM_CNTL);
  531. rinfo->save_regs[40] = INREG(DAC_CNTL);
  532. rinfo->save_regs[41] = INREG(HOST_PATH_CNTL);
  533. rinfo->save_regs[37] = INREG(MPP_TB_CONFIG);
  534. rinfo->save_regs[38] = INREG(FCP_CNTL);
  535. if (rinfo->is_mobility) {
  536. rinfo->save_regs[12] = INREG(LVDS_PLL_CNTL);
  537. rinfo->save_regs[43] = INPLL(pllSSPLL_CNTL);
  538. rinfo->save_regs[44] = INPLL(pllSSPLL_REF_DIV);
  539. rinfo->save_regs[45] = INPLL(pllSSPLL_DIV_0);
  540. rinfo->save_regs[90] = INPLL(pllSS_INT_CNTL);
  541. rinfo->save_regs[91] = INPLL(pllSS_TST_CNTL);
  542. rinfo->save_regs[81] = INREG(LVDS_GEN_CNTL);
  543. }
  544. if (rinfo->family >= CHIP_FAMILY_RV200) {
  545. rinfo->save_regs[42] = INREG(MEM_REFRESH_CNTL);
  546. rinfo->save_regs[46] = INREG(MC_CNTL);
  547. rinfo->save_regs[47] = INREG(MC_INIT_GFX_LAT_TIMER);
  548. rinfo->save_regs[48] = INREG(MC_INIT_MISC_LAT_TIMER);
  549. rinfo->save_regs[49] = INREG(MC_TIMING_CNTL);
  550. rinfo->save_regs[50] = INREG(MC_READ_CNTL_AB);
  551. rinfo->save_regs[51] = INREG(MC_IOPAD_CNTL);
  552. rinfo->save_regs[52] = INREG(MC_CHIP_IO_OE_CNTL_AB);
  553. rinfo->save_regs[53] = INREG(MC_DEBUG);
  554. }
  555. rinfo->save_regs[54] = INREG(PAMAC0_DLY_CNTL);
  556. rinfo->save_regs[55] = INREG(PAMAC1_DLY_CNTL);
  557. rinfo->save_regs[56] = INREG(PAD_CTLR_MISC);
  558. rinfo->save_regs[57] = INREG(FW_CNTL);
  559. if (rinfo->family >= CHIP_FAMILY_R300) {
  560. rinfo->save_regs[58] = INMC(rinfo, ixR300_MC_MC_INIT_WR_LAT_TIMER);
  561. rinfo->save_regs[59] = INMC(rinfo, ixR300_MC_IMP_CNTL);
  562. rinfo->save_regs[60] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_C0);
  563. rinfo->save_regs[61] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_C1);
  564. rinfo->save_regs[62] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_D0);
  565. rinfo->save_regs[63] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_D1);
  566. rinfo->save_regs[64] = INMC(rinfo, ixR300_MC_BIST_CNTL_3);
  567. rinfo->save_regs[65] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_A0);
  568. rinfo->save_regs[66] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_A1);
  569. rinfo->save_regs[67] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_B0);
  570. rinfo->save_regs[68] = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_B1);
  571. rinfo->save_regs[69] = INMC(rinfo, ixR300_MC_DEBUG_CNTL);
  572. rinfo->save_regs[70] = INMC(rinfo, ixR300_MC_DLL_CNTL);
  573. rinfo->save_regs[71] = INMC(rinfo, ixR300_MC_IMP_CNTL_0);
  574. rinfo->save_regs[72] = INMC(rinfo, ixR300_MC_ELPIDA_CNTL);
  575. rinfo->save_regs[96] = INMC(rinfo, ixR300_MC_READ_CNTL_CD);
  576. } else {
  577. rinfo->save_regs[59] = INMC(rinfo, ixMC_IMP_CNTL);
  578. rinfo->save_regs[65] = INMC(rinfo, ixMC_CHP_IO_CNTL_A0);
  579. rinfo->save_regs[66] = INMC(rinfo, ixMC_CHP_IO_CNTL_A1);
  580. rinfo->save_regs[67] = INMC(rinfo, ixMC_CHP_IO_CNTL_B0);
  581. rinfo->save_regs[68] = INMC(rinfo, ixMC_CHP_IO_CNTL_B1);
  582. rinfo->save_regs[71] = INMC(rinfo, ixMC_IMP_CNTL_0);
  583. }
  584. rinfo->save_regs[73] = INPLL(pllMPLL_CNTL);
  585. rinfo->save_regs[74] = INPLL(pllSPLL_CNTL);
  586. rinfo->save_regs[75] = INPLL(pllMPLL_AUX_CNTL);
  587. rinfo->save_regs[76] = INPLL(pllSPLL_AUX_CNTL);
  588. rinfo->save_regs[77] = INPLL(pllM_SPLL_REF_FB_DIV);
  589. rinfo->save_regs[78] = INPLL(pllAGP_PLL_CNTL);
  590. rinfo->save_regs[79] = INREG(PAMAC2_DLY_CNTL);
  591. rinfo->save_regs[80] = INREG(OV0_BASE_ADDR);
  592. rinfo->save_regs[82] = INREG(FP_GEN_CNTL);
  593. rinfo->save_regs[83] = INREG(FP2_GEN_CNTL);
  594. rinfo->save_regs[84] = INREG(TMDS_CNTL);
  595. rinfo->save_regs[85] = INREG(TMDS_TRANSMITTER_CNTL);
  596. rinfo->save_regs[86] = INREG(DISP_OUTPUT_CNTL);
  597. rinfo->save_regs[87] = INREG(DISP_HW_DEBUG);
  598. rinfo->save_regs[88] = INREG(TV_MASTER_CNTL);
  599. rinfo->save_regs[89] = INPLL(pllP2PLL_REF_DIV);
  600. rinfo->save_regs[92] = INPLL(pllPPLL_DIV_0);
  601. rinfo->save_regs[93] = INPLL(pllPPLL_CNTL);
  602. rinfo->save_regs[94] = INREG(GRPH_BUFFER_CNTL);
  603. rinfo->save_regs[95] = INREG(GRPH2_BUFFER_CNTL);
  604. rinfo->save_regs[96] = INREG(HDP_DEBUG);
  605. rinfo->save_regs[97] = INPLL(pllMDLL_CKO);
  606. rinfo->save_regs[98] = INPLL(pllMDLL_RDCKA);
  607. rinfo->save_regs[99] = INPLL(pllMDLL_RDCKB);
  608. }
  609. static void radeon_pm_restore_regs(struct radeonfb_info *rinfo)
  610. {
  611. OUTPLL(P2PLL_CNTL, rinfo->save_regs[8] & 0xFFFFFFFE); /* First */
  612. OUTPLL(PLL_PWRMGT_CNTL, rinfo->save_regs[0]);
  613. OUTPLL(CLK_PWRMGT_CNTL, rinfo->save_regs[1]);
  614. OUTPLL(MCLK_CNTL, rinfo->save_regs[2]);
  615. OUTPLL(SCLK_CNTL, rinfo->save_regs[3]);
  616. OUTPLL(CLK_PIN_CNTL, rinfo->save_regs[4]);
  617. OUTPLL(VCLK_ECP_CNTL, rinfo->save_regs[5]);
  618. OUTPLL(PIXCLKS_CNTL, rinfo->save_regs[6]);
  619. OUTPLL(MCLK_MISC, rinfo->save_regs[7]);
  620. if (rinfo->family == CHIP_FAMILY_RV350)
  621. OUTPLL(SCLK_MORE_CNTL, rinfo->save_regs[34]);
  622. OUTREG(SURFACE_CNTL, rinfo->save_regs[29]);
  623. OUTREG(MC_FB_LOCATION, rinfo->save_regs[30]);
  624. OUTREG(DISPLAY_BASE_ADDR, rinfo->save_regs[31]);
  625. OUTREG(MC_AGP_LOCATION, rinfo->save_regs[32]);
  626. OUTREG(CRTC2_DISPLAY_BASE_ADDR, rinfo->save_regs[33]);
  627. OUTREG(CONFIG_MEMSIZE, rinfo->video_ram);
  628. OUTREG(DISP_MISC_CNTL, rinfo->save_regs[9]);
  629. OUTREG(DISP_PWR_MAN, rinfo->save_regs[10]);
  630. OUTREG(LVDS_GEN_CNTL, rinfo->save_regs[11]);
  631. OUTREG(LVDS_PLL_CNTL,rinfo->save_regs[12]);
  632. OUTREG(TV_DAC_CNTL, rinfo->save_regs[13]);
  633. OUTREG(BUS_CNTL1, rinfo->save_regs[14]);
  634. OUTREG(CRTC_OFFSET_CNTL, rinfo->save_regs[15]);
  635. OUTREG(AGP_CNTL, rinfo->save_regs[16]);
  636. OUTREG(CRTC_GEN_CNTL, rinfo->save_regs[17]);
  637. OUTREG(CRTC2_GEN_CNTL, rinfo->save_regs[18]);
  638. OUTPLL(P2PLL_CNTL, rinfo->save_regs[8]);
  639. OUTREG(GPIOPAD_A, rinfo->save_regs[19]);
  640. OUTREG(GPIOPAD_EN, rinfo->save_regs[20]);
  641. OUTREG(GPIOPAD_MASK, rinfo->save_regs[21]);
  642. OUTREG(ZV_LCDPAD_A, rinfo->save_regs[22]);
  643. OUTREG(ZV_LCDPAD_EN, rinfo->save_regs[23]);
  644. OUTREG(ZV_LCDPAD_MASK, rinfo->save_regs[24]);
  645. OUTREG(GPIO_VGA_DDC, rinfo->save_regs[25]);
  646. OUTREG(GPIO_DVI_DDC, rinfo->save_regs[26]);
  647. OUTREG(GPIO_MONID, rinfo->save_regs[27]);
  648. OUTREG(GPIO_CRT2_DDC, rinfo->save_regs[28]);
  649. }
  650. static void radeon_pm_disable_iopad(struct radeonfb_info *rinfo)
  651. {
  652. OUTREG(GPIOPAD_MASK, 0x0001ffff);
  653. OUTREG(GPIOPAD_EN, 0x00000400);
  654. OUTREG(GPIOPAD_A, 0x00000000);
  655. OUTREG(ZV_LCDPAD_MASK, 0x00000000);
  656. OUTREG(ZV_LCDPAD_EN, 0x00000000);
  657. OUTREG(ZV_LCDPAD_A, 0x00000000);
  658. OUTREG(GPIO_VGA_DDC, 0x00030000);
  659. OUTREG(GPIO_DVI_DDC, 0x00000000);
  660. OUTREG(GPIO_MONID, 0x00030000);
  661. OUTREG(GPIO_CRT2_DDC, 0x00000000);
  662. }
  663. static void radeon_pm_program_v2clk(struct radeonfb_info *rinfo)
  664. {
  665. /* Set v2clk to 65MHz */
  666. if (rinfo->family <= CHIP_FAMILY_RV280) {
  667. OUTPLL(pllPIXCLKS_CNTL,
  668. __INPLL(rinfo, pllPIXCLKS_CNTL)
  669. & ~PIXCLKS_CNTL__PIX2CLK_SRC_SEL_MASK);
  670. OUTPLL(pllP2PLL_REF_DIV, 0x0000000c);
  671. OUTPLL(pllP2PLL_CNTL, 0x0000bf00);
  672. } else {
  673. OUTPLL(pllP2PLL_REF_DIV, 0x0000000c);
  674. INPLL(pllP2PLL_REF_DIV);
  675. OUTPLL(pllP2PLL_CNTL, 0x0000a700);
  676. }
  677. OUTPLL(pllP2PLL_DIV_0, 0x00020074 | P2PLL_DIV_0__P2PLL_ATOMIC_UPDATE_W);
  678. OUTPLL(pllP2PLL_CNTL, INPLL(pllP2PLL_CNTL) & ~P2PLL_CNTL__P2PLL_SLEEP);
  679. mdelay(1);
  680. OUTPLL(pllP2PLL_CNTL, INPLL(pllP2PLL_CNTL) & ~P2PLL_CNTL__P2PLL_RESET);
  681. mdelay( 1);
  682. OUTPLL(pllPIXCLKS_CNTL,
  683. (INPLL(pllPIXCLKS_CNTL) & ~PIXCLKS_CNTL__PIX2CLK_SRC_SEL_MASK)
  684. | (0x03 << PIXCLKS_CNTL__PIX2CLK_SRC_SEL__SHIFT));
  685. mdelay( 1);
  686. }
  687. static void radeon_pm_low_current(struct radeonfb_info *rinfo)
  688. {
  689. u32 reg;
  690. reg = INREG(BUS_CNTL1);
  691. if (rinfo->family <= CHIP_FAMILY_RV280) {
  692. reg &= ~BUS_CNTL1_MOBILE_PLATFORM_SEL_MASK;
  693. reg |= BUS_CNTL1_AGPCLK_VALID | (1<<BUS_CNTL1_MOBILE_PLATFORM_SEL_SHIFT);
  694. } else {
  695. reg |= 0x4080;
  696. }
  697. OUTREG(BUS_CNTL1, reg);
  698. reg = INPLL(PLL_PWRMGT_CNTL);
  699. reg |= PLL_PWRMGT_CNTL_SPLL_TURNOFF | PLL_PWRMGT_CNTL_PPLL_TURNOFF |
  700. PLL_PWRMGT_CNTL_P2PLL_TURNOFF | PLL_PWRMGT_CNTL_TVPLL_TURNOFF;
  701. reg &= ~PLL_PWRMGT_CNTL_SU_MCLK_USE_BCLK;
  702. reg &= ~PLL_PWRMGT_CNTL_MOBILE_SU;
  703. OUTPLL(PLL_PWRMGT_CNTL, reg);
  704. reg = INREG(TV_DAC_CNTL);
  705. reg &= ~(TV_DAC_CNTL_BGADJ_MASK |TV_DAC_CNTL_DACADJ_MASK);
  706. reg |=TV_DAC_CNTL_BGSLEEP | TV_DAC_CNTL_RDACPD | TV_DAC_CNTL_GDACPD |
  707. TV_DAC_CNTL_BDACPD |
  708. (8<<TV_DAC_CNTL_BGADJ__SHIFT) | (8<<TV_DAC_CNTL_DACADJ__SHIFT);
  709. OUTREG(TV_DAC_CNTL, reg);
  710. reg = INREG(TMDS_TRANSMITTER_CNTL);
  711. reg &= ~(TMDS_PLL_EN | TMDS_PLLRST);
  712. OUTREG(TMDS_TRANSMITTER_CNTL, reg);
  713. reg = INREG(DAC_CNTL);
  714. reg &= ~DAC_CMP_EN;
  715. OUTREG(DAC_CNTL, reg);
  716. reg = INREG(DAC_CNTL2);
  717. reg &= ~DAC2_CMP_EN;
  718. OUTREG(DAC_CNTL2, reg);
  719. reg = INREG(TV_DAC_CNTL);
  720. reg &= ~TV_DAC_CNTL_DETECT;
  721. OUTREG(TV_DAC_CNTL, reg);
  722. }
  723. static void radeon_pm_setup_for_suspend(struct radeonfb_info *rinfo)
  724. {
  725. u32 sclk_cntl, mclk_cntl, sclk_more_cntl;
  726. u32 pll_pwrmgt_cntl;
  727. u32 clk_pwrmgt_cntl;
  728. u32 clk_pin_cntl;
  729. u32 vclk_ecp_cntl;
  730. u32 pixclks_cntl;
  731. u32 disp_mis_cntl;
  732. u32 disp_pwr_man;
  733. u32 tmp;
  734. /* Force Core Clocks */
  735. sclk_cntl = INPLL( pllSCLK_CNTL);
  736. sclk_cntl |= SCLK_CNTL__IDCT_MAX_DYN_STOP_LAT|
  737. SCLK_CNTL__VIP_MAX_DYN_STOP_LAT|
  738. SCLK_CNTL__RE_MAX_DYN_STOP_LAT|
  739. SCLK_CNTL__PB_MAX_DYN_STOP_LAT|
  740. SCLK_CNTL__TAM_MAX_DYN_STOP_LAT|
  741. SCLK_CNTL__TDM_MAX_DYN_STOP_LAT|
  742. SCLK_CNTL__RB_MAX_DYN_STOP_LAT|
  743. SCLK_CNTL__FORCE_DISP2|
  744. SCLK_CNTL__FORCE_CP|
  745. SCLK_CNTL__FORCE_HDP|
  746. SCLK_CNTL__FORCE_DISP1|
  747. SCLK_CNTL__FORCE_TOP|
  748. SCLK_CNTL__FORCE_E2|
  749. SCLK_CNTL__FORCE_SE|
  750. SCLK_CNTL__FORCE_IDCT|
  751. SCLK_CNTL__FORCE_VIP|
  752. SCLK_CNTL__FORCE_PB|
  753. SCLK_CNTL__FORCE_TAM|
  754. SCLK_CNTL__FORCE_TDM|
  755. SCLK_CNTL__FORCE_RB|
  756. SCLK_CNTL__FORCE_TV_SCLK|
  757. SCLK_CNTL__FORCE_SUBPIC|
  758. SCLK_CNTL__FORCE_OV0;
  759. if (rinfo->family <= CHIP_FAMILY_RV280)
  760. sclk_cntl |= SCLK_CNTL__FORCE_RE;
  761. else
  762. sclk_cntl |= SCLK_CNTL__SE_MAX_DYN_STOP_LAT |
  763. SCLK_CNTL__E2_MAX_DYN_STOP_LAT |
  764. SCLK_CNTL__TV_MAX_DYN_STOP_LAT |
  765. SCLK_CNTL__HDP_MAX_DYN_STOP_LAT |
  766. SCLK_CNTL__CP_MAX_DYN_STOP_LAT;
  767. OUTPLL( pllSCLK_CNTL, sclk_cntl);
  768. sclk_more_cntl = INPLL(pllSCLK_MORE_CNTL);
  769. sclk_more_cntl |= SCLK_MORE_CNTL__FORCE_DISPREGS |
  770. SCLK_MORE_CNTL__FORCE_MC_GUI |
  771. SCLK_MORE_CNTL__FORCE_MC_HOST;
  772. OUTPLL(pllSCLK_MORE_CNTL, sclk_more_cntl);
  773. mclk_cntl = INPLL( pllMCLK_CNTL);
  774. mclk_cntl &= ~( MCLK_CNTL__FORCE_MCLKA |
  775. MCLK_CNTL__FORCE_MCLKB |
  776. MCLK_CNTL__FORCE_YCLKA |
  777. MCLK_CNTL__FORCE_YCLKB |
  778. MCLK_CNTL__FORCE_MC
  779. );
  780. OUTPLL( pllMCLK_CNTL, mclk_cntl);
  781. /* Force Display clocks */
  782. vclk_ecp_cntl = INPLL( pllVCLK_ECP_CNTL);
  783. vclk_ecp_cntl &= ~(VCLK_ECP_CNTL__PIXCLK_ALWAYS_ONb
  784. | VCLK_ECP_CNTL__PIXCLK_DAC_ALWAYS_ONb);
  785. vclk_ecp_cntl |= VCLK_ECP_CNTL__ECP_FORCE_ON;
  786. OUTPLL( pllVCLK_ECP_CNTL, vclk_ecp_cntl);
  787. pixclks_cntl = INPLL( pllPIXCLKS_CNTL);
  788. pixclks_cntl &= ~( PIXCLKS_CNTL__PIXCLK_GV_ALWAYS_ONb |
  789. PIXCLKS_CNTL__PIXCLK_BLEND_ALWAYS_ONb|
  790. PIXCLKS_CNTL__PIXCLK_DIG_TMDS_ALWAYS_ONb |
  791. PIXCLKS_CNTL__PIXCLK_LVDS_ALWAYS_ONb|
  792. PIXCLKS_CNTL__PIXCLK_TMDS_ALWAYS_ONb|
  793. PIXCLKS_CNTL__PIX2CLK_ALWAYS_ONb|
  794. PIXCLKS_CNTL__PIX2CLK_DAC_ALWAYS_ONb);
  795. OUTPLL( pllPIXCLKS_CNTL, pixclks_cntl);
  796. /* Switch off LVDS interface */
  797. OUTREG(LVDS_GEN_CNTL, INREG(LVDS_GEN_CNTL) &
  798. ~(LVDS_BLON | LVDS_EN | LVDS_ON | LVDS_DIGON));
  799. /* Enable System power management */
  800. pll_pwrmgt_cntl = INPLL( pllPLL_PWRMGT_CNTL);
  801. pll_pwrmgt_cntl |= PLL_PWRMGT_CNTL__SPLL_TURNOFF |
  802. PLL_PWRMGT_CNTL__MPLL_TURNOFF|
  803. PLL_PWRMGT_CNTL__PPLL_TURNOFF|
  804. PLL_PWRMGT_CNTL__P2PLL_TURNOFF|
  805. PLL_PWRMGT_CNTL__TVPLL_TURNOFF;
  806. OUTPLL( pllPLL_PWRMGT_CNTL, pll_pwrmgt_cntl);
  807. clk_pwrmgt_cntl = INPLL( pllCLK_PWRMGT_CNTL);
  808. clk_pwrmgt_cntl &= ~( CLK_PWRMGT_CNTL__MPLL_PWRMGT_OFF|
  809. CLK_PWRMGT_CNTL__SPLL_PWRMGT_OFF|
  810. CLK_PWRMGT_CNTL__PPLL_PWRMGT_OFF|
  811. CLK_PWRMGT_CNTL__P2PLL_PWRMGT_OFF|
  812. CLK_PWRMGT_CNTL__MCLK_TURNOFF|
  813. CLK_PWRMGT_CNTL__SCLK_TURNOFF|
  814. CLK_PWRMGT_CNTL__PCLK_TURNOFF|
  815. CLK_PWRMGT_CNTL__P2CLK_TURNOFF|
  816. CLK_PWRMGT_CNTL__TVPLL_PWRMGT_OFF|
  817. CLK_PWRMGT_CNTL__GLOBAL_PMAN_EN|
  818. CLK_PWRMGT_CNTL__ENGINE_DYNCLK_MODE|
  819. CLK_PWRMGT_CNTL__ACTIVE_HILO_LAT_MASK|
  820. CLK_PWRMGT_CNTL__CG_NO1_DEBUG_MASK
  821. );
  822. clk_pwrmgt_cntl |= CLK_PWRMGT_CNTL__GLOBAL_PMAN_EN
  823. | CLK_PWRMGT_CNTL__DISP_PM;
  824. OUTPLL( pllCLK_PWRMGT_CNTL, clk_pwrmgt_cntl);
  825. clk_pin_cntl = INPLL( pllCLK_PIN_CNTL);
  826. clk_pin_cntl &= ~CLK_PIN_CNTL__ACCESS_REGS_IN_SUSPEND;
  827. /* because both INPLL and OUTPLL take the same lock, that's why. */
  828. tmp = INPLL( pllMCLK_MISC) | MCLK_MISC__EN_MCLK_TRISTATE_IN_SUSPEND;
  829. OUTPLL( pllMCLK_MISC, tmp);
  830. /* BUS_CNTL1__MOBILE_PLATORM_SEL setting is northbridge chipset
  831. * and radeon chip dependent. Thus we only enable it on Mac for
  832. * now (until we get more info on how to compute the correct
  833. * value for various X86 bridges).
  834. */
  835. #ifdef CONFIG_PPC_PMAC
  836. if (machine_is(powermac)) {
  837. /* AGP PLL control */
  838. if (rinfo->family <= CHIP_FAMILY_RV280) {
  839. OUTREG(BUS_CNTL1, INREG(BUS_CNTL1) | BUS_CNTL1__AGPCLK_VALID);
  840. OUTREG(BUS_CNTL1,
  841. (INREG(BUS_CNTL1) & ~BUS_CNTL1__MOBILE_PLATFORM_SEL_MASK)
  842. | (2<<BUS_CNTL1__MOBILE_PLATFORM_SEL__SHIFT)); // 440BX
  843. } else {
  844. OUTREG(BUS_CNTL1, INREG(BUS_CNTL1));
  845. OUTREG(BUS_CNTL1, (INREG(BUS_CNTL1) & ~0x4000) | 0x8000);
  846. }
  847. }
  848. #endif
  849. OUTREG(CRTC_OFFSET_CNTL, (INREG(CRTC_OFFSET_CNTL)
  850. & ~CRTC_OFFSET_CNTL__CRTC_STEREO_SYNC_OUT_EN));
  851. clk_pin_cntl &= ~CLK_PIN_CNTL__CG_CLK_TO_OUTPIN;
  852. clk_pin_cntl |= CLK_PIN_CNTL__XTALIN_ALWAYS_ONb;
  853. OUTPLL( pllCLK_PIN_CNTL, clk_pin_cntl);
  854. /* Solano2M */
  855. OUTREG(AGP_CNTL,
  856. (INREG(AGP_CNTL) & ~(AGP_CNTL__MAX_IDLE_CLK_MASK))
  857. | (0x20<<AGP_CNTL__MAX_IDLE_CLK__SHIFT));
  858. /* ACPI mode */
  859. /* because both INPLL and OUTPLL take the same lock, that's why. */
  860. tmp = INPLL( pllPLL_PWRMGT_CNTL) & ~PLL_PWRMGT_CNTL__PM_MODE_SEL;
  861. OUTPLL( pllPLL_PWRMGT_CNTL, tmp);
  862. disp_mis_cntl = INREG(DISP_MISC_CNTL);
  863. disp_mis_cntl &= ~( DISP_MISC_CNTL__SOFT_RESET_GRPH_PP |
  864. DISP_MISC_CNTL__SOFT_RESET_SUBPIC_PP |
  865. DISP_MISC_CNTL__SOFT_RESET_OV0_PP |
  866. DISP_MISC_CNTL__SOFT_RESET_GRPH_SCLK|
  867. DISP_MISC_CNTL__SOFT_RESET_SUBPIC_SCLK|
  868. DISP_MISC_CNTL__SOFT_RESET_OV0_SCLK|
  869. DISP_MISC_CNTL__SOFT_RESET_GRPH2_PP|
  870. DISP_MISC_CNTL__SOFT_RESET_GRPH2_SCLK|
  871. DISP_MISC_CNTL__SOFT_RESET_LVDS|
  872. DISP_MISC_CNTL__SOFT_RESET_TMDS|
  873. DISP_MISC_CNTL__SOFT_RESET_DIG_TMDS|
  874. DISP_MISC_CNTL__SOFT_RESET_TV);
  875. OUTREG(DISP_MISC_CNTL, disp_mis_cntl);
  876. disp_pwr_man = INREG(DISP_PWR_MAN);
  877. disp_pwr_man &= ~( DISP_PWR_MAN__DISP_PWR_MAN_D3_CRTC_EN |
  878. DISP_PWR_MAN__DISP2_PWR_MAN_D3_CRTC2_EN |
  879. DISP_PWR_MAN__DISP_PWR_MAN_DPMS_MASK|
  880. DISP_PWR_MAN__DISP_D3_RST|
  881. DISP_PWR_MAN__DISP_D3_REG_RST
  882. );
  883. disp_pwr_man |= DISP_PWR_MAN__DISP_D3_GRPH_RST|
  884. DISP_PWR_MAN__DISP_D3_SUBPIC_RST|
  885. DISP_PWR_MAN__DISP_D3_OV0_RST|
  886. DISP_PWR_MAN__DISP_D1D2_GRPH_RST|
  887. DISP_PWR_MAN__DISP_D1D2_SUBPIC_RST|
  888. DISP_PWR_MAN__DISP_D1D2_OV0_RST|
  889. DISP_PWR_MAN__DIG_TMDS_ENABLE_RST|
  890. DISP_PWR_MAN__TV_ENABLE_RST|
  891. // DISP_PWR_MAN__AUTO_PWRUP_EN|
  892. 0;
  893. OUTREG(DISP_PWR_MAN, disp_pwr_man);
  894. clk_pwrmgt_cntl = INPLL( pllCLK_PWRMGT_CNTL);
  895. pll_pwrmgt_cntl = INPLL( pllPLL_PWRMGT_CNTL) ;
  896. clk_pin_cntl = INPLL( pllCLK_PIN_CNTL);
  897. disp_pwr_man = INREG(DISP_PWR_MAN);
  898. /* D2 */
  899. clk_pwrmgt_cntl |= CLK_PWRMGT_CNTL__DISP_PM;
  900. pll_pwrmgt_cntl |= PLL_PWRMGT_CNTL__MOBILE_SU | PLL_PWRMGT_CNTL__SU_SCLK_USE_BCLK;
  901. clk_pin_cntl |= CLK_PIN_CNTL__XTALIN_ALWAYS_ONb;
  902. disp_pwr_man &= ~(DISP_PWR_MAN__DISP_PWR_MAN_D3_CRTC_EN_MASK
  903. | DISP_PWR_MAN__DISP2_PWR_MAN_D3_CRTC2_EN_MASK);
  904. OUTPLL( pllCLK_PWRMGT_CNTL, clk_pwrmgt_cntl);
  905. OUTPLL( pllPLL_PWRMGT_CNTL, pll_pwrmgt_cntl);
  906. OUTPLL( pllCLK_PIN_CNTL, clk_pin_cntl);
  907. OUTREG(DISP_PWR_MAN, disp_pwr_man);
  908. /* disable display request & disable display */
  909. OUTREG( CRTC_GEN_CNTL, (INREG( CRTC_GEN_CNTL) & ~CRTC_GEN_CNTL__CRTC_EN)
  910. | CRTC_GEN_CNTL__CRTC_DISP_REQ_EN_B);
  911. OUTREG( CRTC2_GEN_CNTL, (INREG( CRTC2_GEN_CNTL) & ~CRTC2_GEN_CNTL__CRTC2_EN)
  912. | CRTC2_GEN_CNTL__CRTC2_DISP_REQ_EN_B);
  913. mdelay(17);
  914. }
  915. static void radeon_pm_yclk_mclk_sync(struct radeonfb_info *rinfo)
  916. {
  917. u32 mc_chp_io_cntl_a1, mc_chp_io_cntl_b1;
  918. mc_chp_io_cntl_a1 = INMC( rinfo, ixMC_CHP_IO_CNTL_A1)
  919. & ~MC_CHP_IO_CNTL_A1__MEM_SYNC_ENA_MASK;
  920. mc_chp_io_cntl_b1 = INMC( rinfo, ixMC_CHP_IO_CNTL_B1)
  921. & ~MC_CHP_IO_CNTL_B1__MEM_SYNC_ENB_MASK;
  922. OUTMC( rinfo, ixMC_CHP_IO_CNTL_A1, mc_chp_io_cntl_a1
  923. | (1<<MC_CHP_IO_CNTL_A1__MEM_SYNC_ENA__SHIFT));
  924. OUTMC( rinfo, ixMC_CHP_IO_CNTL_B1, mc_chp_io_cntl_b1
  925. | (1<<MC_CHP_IO_CNTL_B1__MEM_SYNC_ENB__SHIFT));
  926. OUTMC( rinfo, ixMC_CHP_IO_CNTL_A1, mc_chp_io_cntl_a1);
  927. OUTMC( rinfo, ixMC_CHP_IO_CNTL_B1, mc_chp_io_cntl_b1);
  928. mdelay( 1);
  929. }
  930. static void radeon_pm_yclk_mclk_sync_m10(struct radeonfb_info *rinfo)
  931. {
  932. u32 mc_chp_io_cntl_a1, mc_chp_io_cntl_b1;
  933. mc_chp_io_cntl_a1 = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_A1)
  934. & ~MC_CHP_IO_CNTL_A1__MEM_SYNC_ENA_MASK;
  935. mc_chp_io_cntl_b1 = INMC(rinfo, ixR300_MC_CHP_IO_CNTL_B1)
  936. & ~MC_CHP_IO_CNTL_B1__MEM_SYNC_ENB_MASK;
  937. OUTMC( rinfo, ixR300_MC_CHP_IO_CNTL_A1,
  938. mc_chp_io_cntl_a1 | (1<<MC_CHP_IO_CNTL_A1__MEM_SYNC_ENA__SHIFT));
  939. OUTMC( rinfo, ixR300_MC_CHP_IO_CNTL_B1,
  940. mc_chp_io_cntl_b1 | (1<<MC_CHP_IO_CNTL_B1__MEM_SYNC_ENB__SHIFT));
  941. OUTMC( rinfo, ixR300_MC_CHP_IO_CNTL_A1, mc_chp_io_cntl_a1);
  942. OUTMC( rinfo, ixR300_MC_CHP_IO_CNTL_B1, mc_chp_io_cntl_b1);
  943. mdelay( 1);
  944. }
  945. static void radeon_pm_program_mode_reg(struct radeonfb_info *rinfo, u16 value,
  946. u8 delay_required)
  947. {
  948. u32 mem_sdram_mode;
  949. mem_sdram_mode = INREG( MEM_SDRAM_MODE_REG);
  950. mem_sdram_mode &= ~MEM_SDRAM_MODE_REG__MEM_MODE_REG_MASK;
  951. mem_sdram_mode |= (value<<MEM_SDRAM_MODE_REG__MEM_MODE_REG__SHIFT)
  952. | MEM_SDRAM_MODE_REG__MEM_CFG_TYPE;
  953. OUTREG( MEM_SDRAM_MODE_REG, mem_sdram_mode);
  954. if (delay_required >= 2)
  955. mdelay(1);
  956. mem_sdram_mode |= MEM_SDRAM_MODE_REG__MEM_SDRAM_RESET;
  957. OUTREG( MEM_SDRAM_MODE_REG, mem_sdram_mode);
  958. if (delay_required >= 2)
  959. mdelay(1);
  960. mem_sdram_mode &= ~MEM_SDRAM_MODE_REG__MEM_SDRAM_RESET;
  961. OUTREG( MEM_SDRAM_MODE_REG, mem_sdram_mode);
  962. if (delay_required >= 2)
  963. mdelay(1);
  964. if (delay_required) {
  965. do {
  966. if (delay_required >= 2)
  967. mdelay(1);
  968. } while ((INREG(MC_STATUS)
  969. & (MC_STATUS__MEM_PWRUP_COMPL_A |
  970. MC_STATUS__MEM_PWRUP_COMPL_B)) == 0);
  971. }
  972. }
  973. static void radeon_pm_m10_program_mode_wait(struct radeonfb_info *rinfo)
  974. {
  975. int cnt;
  976. for (cnt = 0; cnt < 100; ++cnt) {
  977. mdelay(1);
  978. if (INREG(MC_STATUS) & (MC_STATUS__MEM_PWRUP_COMPL_A
  979. | MC_STATUS__MEM_PWRUP_COMPL_B))
  980. break;
  981. }
  982. }
  983. static void radeon_pm_enable_dll(struct radeonfb_info *rinfo)
  984. {
  985. #define DLL_RESET_DELAY 5
  986. #define DLL_SLEEP_DELAY 1
  987. u32 cko = INPLL(pllMDLL_CKO) | MDLL_CKO__MCKOA_SLEEP
  988. | MDLL_CKO__MCKOA_RESET;
  989. u32 cka = INPLL(pllMDLL_RDCKA) | MDLL_RDCKA__MRDCKA0_SLEEP
  990. | MDLL_RDCKA__MRDCKA1_SLEEP | MDLL_RDCKA__MRDCKA0_RESET
  991. | MDLL_RDCKA__MRDCKA1_RESET;
  992. u32 ckb = INPLL(pllMDLL_RDCKB) | MDLL_RDCKB__MRDCKB0_SLEEP
  993. | MDLL_RDCKB__MRDCKB1_SLEEP | MDLL_RDCKB__MRDCKB0_RESET
  994. | MDLL_RDCKB__MRDCKB1_RESET;
  995. /* Setting up the DLL range for write */
  996. OUTPLL(pllMDLL_CKO, cko);
  997. OUTPLL(pllMDLL_RDCKA, cka);
  998. OUTPLL(pllMDLL_RDCKB, ckb);
  999. mdelay(DLL_RESET_DELAY*2);
  1000. cko &= ~(MDLL_CKO__MCKOA_SLEEP | MDLL_CKO__MCKOB_SLEEP);
  1001. OUTPLL(pllMDLL_CKO, cko);
  1002. mdelay(DLL_SLEEP_DELAY);
  1003. cko &= ~(MDLL_CKO__MCKOA_RESET | MDLL_CKO__MCKOB_RESET);
  1004. OUTPLL(pllMDLL_CKO, cko);
  1005. mdelay(DLL_RESET_DELAY);
  1006. cka &= ~(MDLL_RDCKA__MRDCKA0_SLEEP | MDLL_RDCKA__MRDCKA1_SLEEP);
  1007. OUTPLL(pllMDLL_RDCKA, cka);
  1008. mdelay(DLL_SLEEP_DELAY);
  1009. cka &= ~(MDLL_RDCKA__MRDCKA0_RESET | MDLL_RDCKA__MRDCKA1_RESET);
  1010. OUTPLL(pllMDLL_RDCKA, cka);
  1011. mdelay(DLL_RESET_DELAY);
  1012. ckb &= ~(MDLL_RDCKB__MRDCKB0_SLEEP | MDLL_RDCKB__MRDCKB1_SLEEP);
  1013. OUTPLL(pllMDLL_RDCKB, ckb);
  1014. mdelay(DLL_SLEEP_DELAY);
  1015. ckb &= ~(MDLL_RDCKB__MRDCKB0_RESET | MDLL_RDCKB__MRDCKB1_RESET);
  1016. OUTPLL(pllMDLL_RDCKB, ckb);
  1017. mdelay(DLL_RESET_DELAY);
  1018. #undef DLL_RESET_DELAY
  1019. #undef DLL_SLEEP_DELAY
  1020. }
  1021. static void radeon_pm_enable_dll_m10(struct radeonfb_info *rinfo)
  1022. {
  1023. u32 dll_value;
  1024. u32 dll_sleep_mask = 0;
  1025. u32 dll_reset_mask = 0;
  1026. u32 mc;
  1027. #define DLL_RESET_DELAY 5
  1028. #define DLL_SLEEP_DELAY 1
  1029. OUTMC(rinfo, ixR300_MC_DLL_CNTL, rinfo->save_regs[70]);
  1030. mc = INREG(MC_CNTL);
  1031. /* Check which channels are enabled */
  1032. switch (mc & 0x3) {
  1033. case 1:
  1034. if (mc & 0x4)
  1035. break;
  1036. case 2:
  1037. dll_sleep_mask |= MDLL_R300_RDCK__MRDCKB_SLEEP;
  1038. dll_reset_mask |= MDLL_R300_RDCK__MRDCKB_RESET;
  1039. case 0:
  1040. dll_sleep_mask |= MDLL_R300_RDCK__MRDCKA_SLEEP;
  1041. dll_reset_mask |= MDLL_R300_RDCK__MRDCKA_RESET;
  1042. }
  1043. switch (mc & 0x3) {
  1044. case 1:
  1045. if (!(mc & 0x4))
  1046. break;
  1047. case 2:
  1048. dll_sleep_mask |= MDLL_R300_RDCK__MRDCKD_SLEEP;
  1049. dll_reset_mask |= MDLL_R300_RDCK__MRDCKD_RESET;
  1050. dll_sleep_mask |= MDLL_R300_RDCK__MRDCKC_SLEEP;
  1051. dll_reset_mask |= MDLL_R300_RDCK__MRDCKC_RESET;
  1052. }
  1053. dll_value = INPLL(pllMDLL_RDCKA);
  1054. /* Power Up */
  1055. dll_value &= ~(dll_sleep_mask);
  1056. OUTPLL(pllMDLL_RDCKA, dll_value);
  1057. mdelay( DLL_SLEEP_DELAY);
  1058. dll_value &= ~(dll_reset_mask);
  1059. OUTPLL(pllMDLL_RDCKA, dll_value);
  1060. mdelay( DLL_RESET_DELAY);
  1061. #undef DLL_RESET_DELAY
  1062. #undef DLL_SLEEP_DELAY
  1063. }
  1064. static void radeon_pm_full_reset_sdram(struct radeonfb_info *rinfo)
  1065. {
  1066. u32 crtcGenCntl, crtcGenCntl2, memRefreshCntl, crtc_more_cntl,
  1067. fp_gen_cntl, fp2_gen_cntl;
  1068. crtcGenCntl = INREG( CRTC_GEN_CNTL);
  1069. crtcGenCntl2 = INREG( CRTC2_GEN_CNTL);
  1070. crtc_more_cntl = INREG( CRTC_MORE_CNTL);
  1071. fp_gen_cntl = INREG( FP_GEN_CNTL);
  1072. fp2_gen_cntl = INREG( FP2_GEN_CNTL);
  1073. OUTREG( CRTC_MORE_CNTL, 0);
  1074. OUTREG( FP_GEN_CNTL, 0);
  1075. OUTREG( FP2_GEN_CNTL,0);
  1076. OUTREG( CRTC_GEN_CNTL, (crtcGenCntl | CRTC_GEN_CNTL__CRTC_DISP_REQ_EN_B) );
  1077. OUTREG( CRTC2_GEN_CNTL, (crtcGenCntl2 | CRTC2_GEN_CNTL__CRTC2_DISP_REQ_EN_B) );
  1078. /* This is the code for the Aluminium PowerBooks M10 / iBooks M11 */
  1079. if (rinfo->family == CHIP_FAMILY_RV350) {
  1080. u32 sdram_mode_reg = rinfo->save_regs[35];
  1081. static const u32 default_mrtable[] =
  1082. { 0x21320032,
  1083. 0x21321000, 0xa1321000, 0x21321000, 0xffffffff,
  1084. 0x21320032, 0xa1320032, 0x21320032, 0xffffffff,
  1085. 0x21321002, 0xa1321002, 0x21321002, 0xffffffff,
  1086. 0x21320132, 0xa1320132, 0x21320132, 0xffffffff,
  1087. 0x21320032, 0xa1320032, 0x21320032, 0xffffffff,
  1088. 0x31320032 };
  1089. const u32 *mrtable = default_mrtable;
  1090. int i, mrtable_size = ARRAY_SIZE(default_mrtable);
  1091. mdelay(30);
  1092. /* Disable refresh */
  1093. memRefreshCntl = INREG( MEM_REFRESH_CNTL)
  1094. & ~MEM_REFRESH_CNTL__MEM_REFRESH_DIS;
  1095. OUTREG( MEM_REFRESH_CNTL, memRefreshCntl
  1096. | MEM_REFRESH_CNTL__MEM_REFRESH_DIS);
  1097. /* Configure and enable M & SPLLs */
  1098. radeon_pm_enable_dll_m10(rinfo);
  1099. radeon_pm_yclk_mclk_sync_m10(rinfo);
  1100. #ifdef CONFIG_PPC_OF
  1101. if (rinfo->of_node != NULL) {
  1102. int size;
  1103. mrtable = of_get_property(rinfo->of_node, "ATY,MRT", &size);
  1104. if (mrtable)
  1105. mrtable_size = size >> 2;
  1106. else
  1107. mrtable = default_mrtable;
  1108. }
  1109. #endif /* CONFIG_PPC_OF */
  1110. /* Program the SDRAM */
  1111. sdram_mode_reg = mrtable[0];
  1112. OUTREG(MEM_SDRAM_MODE_REG, sdram_mode_reg);
  1113. for (i = 0; i < mrtable_size; i++) {
  1114. if (mrtable[i] == 0xffffffffu)
  1115. radeon_pm_m10_program_mode_wait(rinfo);
  1116. else {
  1117. sdram_mode_reg &= ~(MEM_SDRAM_MODE_REG__MEM_MODE_REG_MASK
  1118. | MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE
  1119. | MEM_SDRAM_MODE_REG__MEM_SDRAM_RESET);
  1120. sdram_mode_reg |= mrtable[i];
  1121. OUTREG(MEM_SDRAM_MODE_REG, sdram_mode_reg);
  1122. mdelay(1);
  1123. }
  1124. }
  1125. /* Restore memory refresh */
  1126. OUTREG(MEM_REFRESH_CNTL, memRefreshCntl);
  1127. mdelay(30);
  1128. }
  1129. /* Here come the desktop RV200 "QW" card */
  1130. else if (!rinfo->is_mobility && rinfo->family == CHIP_FAMILY_RV200) {
  1131. /* Disable refresh */
  1132. memRefreshCntl = INREG( MEM_REFRESH_CNTL)
  1133. & ~MEM_REFRESH_CNTL__MEM_REFRESH_DIS;
  1134. OUTREG(MEM_REFRESH_CNTL, memRefreshCntl
  1135. | MEM_REFRESH_CNTL__MEM_REFRESH_DIS);
  1136. mdelay(30);
  1137. /* Reset memory */
  1138. OUTREG(MEM_SDRAM_MODE_REG,
  1139. INREG( MEM_SDRAM_MODE_REG) & ~MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
  1140. radeon_pm_program_mode_reg(rinfo, 0x2002, 2);
  1141. radeon_pm_program_mode_reg(rinfo, 0x0132, 2);
  1142. radeon_pm_program_mode_reg(rinfo, 0x0032, 2);
  1143. OUTREG(MEM_SDRAM_MODE_REG,
  1144. INREG(MEM_SDRAM_MODE_REG) | MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
  1145. OUTREG( MEM_REFRESH_CNTL, memRefreshCntl);
  1146. }
  1147. /* The M6 */
  1148. else if (rinfo->is_mobility && rinfo->family == CHIP_FAMILY_RV100) {
  1149. /* Disable refresh */
  1150. memRefreshCntl = INREG(EXT_MEM_CNTL) & ~(1 << 20);
  1151. OUTREG( EXT_MEM_CNTL, memRefreshCntl | (1 << 20));
  1152. /* Reset memory */
  1153. OUTREG( MEM_SDRAM_MODE_REG,
  1154. INREG( MEM_SDRAM_MODE_REG)
  1155. & ~MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
  1156. /* DLL */
  1157. radeon_pm_enable_dll(rinfo);
  1158. /* MLCK / YCLK sync */
  1159. radeon_pm_yclk_mclk_sync(rinfo);
  1160. /* Program Mode Register */
  1161. radeon_pm_program_mode_reg(rinfo, 0x2000, 1);
  1162. radeon_pm_program_mode_reg(rinfo, 0x2001, 1);
  1163. radeon_pm_program_mode_reg(rinfo, 0x2002, 1);
  1164. radeon_pm_program_mode_reg(rinfo, 0x0132, 1);
  1165. radeon_pm_program_mode_reg(rinfo, 0x0032, 1);
  1166. /* Complete & re-enable refresh */
  1167. OUTREG( MEM_SDRAM_MODE_REG,
  1168. INREG( MEM_SDRAM_MODE_REG) | MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
  1169. OUTREG(EXT_MEM_CNTL, memRefreshCntl);
  1170. }
  1171. /* And finally, the M7..M9 models, including M9+ (RV280) */
  1172. else if (rinfo->is_mobility) {
  1173. /* Disable refresh */
  1174. memRefreshCntl = INREG( MEM_REFRESH_CNTL)
  1175. & ~MEM_REFRESH_CNTL__MEM_REFRESH_DIS;
  1176. OUTREG( MEM_REFRESH_CNTL, memRefreshCntl
  1177. | MEM_REFRESH_CNTL__MEM_REFRESH_DIS);
  1178. /* Reset memory */
  1179. OUTREG( MEM_SDRAM_MODE_REG,
  1180. INREG( MEM_SDRAM_MODE_REG)
  1181. & ~MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
  1182. /* DLL */
  1183. radeon_pm_enable_dll(rinfo);
  1184. /* MLCK / YCLK sync */
  1185. radeon_pm_yclk_mclk_sync(rinfo);
  1186. /* M6, M7 and M9 so far ... */
  1187. if (rinfo->family <= CHIP_FAMILY_RV250) {
  1188. radeon_pm_program_mode_reg(rinfo, 0x2000, 1);
  1189. radeon_pm_program_mode_reg(rinfo, 0x2001, 1);
  1190. radeon_pm_program_mode_reg(rinfo, 0x2002, 1);
  1191. radeon_pm_program_mode_reg(rinfo, 0x0132, 1);
  1192. radeon_pm_program_mode_reg(rinfo, 0x0032, 1);
  1193. }
  1194. /* M9+ (iBook G4) */
  1195. else if (rinfo->family == CHIP_FAMILY_RV280) {
  1196. radeon_pm_program_mode_reg(rinfo, 0x2000, 1);
  1197. radeon_pm_program_mode_reg(rinfo, 0x0132, 1);
  1198. radeon_pm_program_mode_reg(rinfo, 0x0032, 1);
  1199. }
  1200. /* Complete & re-enable refresh */
  1201. OUTREG( MEM_SDRAM_MODE_REG,
  1202. INREG( MEM_SDRAM_MODE_REG) | MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
  1203. OUTREG( MEM_REFRESH_CNTL, memRefreshCntl);
  1204. }
  1205. OUTREG( CRTC_GEN_CNTL, crtcGenCntl);
  1206. OUTREG( CRTC2_GEN_CNTL, crtcGenCntl2);
  1207. OUTREG( FP_GEN_CNTL, fp_gen_cntl);
  1208. OUTREG( FP2_GEN_CNTL, fp2_gen_cntl);
  1209. OUTREG( CRTC_MORE_CNTL, crtc_more_cntl);
  1210. mdelay( 15);
  1211. }
  1212. static void radeon_pm_reset_pad_ctlr_strength(struct radeonfb_info *rinfo)
  1213. {
  1214. u32 tmp, tmp2;
  1215. int i,j;
  1216. /* Reset the PAD_CTLR_STRENGTH & wait for it to be stable */
  1217. INREG(PAD_CTLR_STRENGTH);
  1218. OUTREG(PAD_CTLR_STRENGTH, INREG(PAD_CTLR_STRENGTH) & ~PAD_MANUAL_OVERRIDE);
  1219. tmp = INREG(PAD_CTLR_STRENGTH);
  1220. for (i = j = 0; i < 65; ++i) {
  1221. mdelay(1);
  1222. tmp2 = INREG(PAD_CTLR_STRENGTH);
  1223. if (tmp != tmp2) {
  1224. tmp = tmp2;
  1225. i = 0;
  1226. j++;
  1227. if (j > 10) {
  1228. printk(KERN_WARNING "radeon: PAD_CTLR_STRENGTH doesn't "
  1229. "stabilize !\n");
  1230. break;
  1231. }
  1232. }
  1233. }
  1234. }
  1235. static void radeon_pm_all_ppls_off(struct radeonfb_info *rinfo)
  1236. {
  1237. u32 tmp;
  1238. tmp = INPLL(pllPPLL_CNTL);
  1239. OUTPLL(pllPPLL_CNTL, tmp | 0x3);
  1240. tmp = INPLL(pllP2PLL_CNTL);
  1241. OUTPLL(pllP2PLL_CNTL, tmp | 0x3);
  1242. tmp = INPLL(pllSPLL_CNTL);
  1243. OUTPLL(pllSPLL_CNTL, tmp | 0x3);
  1244. tmp = INPLL(pllMPLL_CNTL);
  1245. OUTPLL(pllMPLL_CNTL, tmp | 0x3);
  1246. }
  1247. static void radeon_pm_start_mclk_sclk(struct radeonfb_info *rinfo)
  1248. {
  1249. u32 tmp;
  1250. /* Switch SPLL to PCI source */
  1251. tmp = INPLL(pllSCLK_CNTL);
  1252. OUTPLL(pllSCLK_CNTL, tmp & ~SCLK_CNTL__SCLK_SRC_SEL_MASK);
  1253. /* Reconfigure SPLL charge pump, VCO gain, duty cycle */
  1254. tmp = INPLL(pllSPLL_CNTL);
  1255. OUTREG8(CLOCK_CNTL_INDEX, pllSPLL_CNTL + PLL_WR_EN);
  1256. radeon_pll_errata_after_index(rinfo);
  1257. OUTREG8(CLOCK_CNTL_DATA + 1, (tmp >> 8) & 0xff);
  1258. radeon_pll_errata_after_data(rinfo);
  1259. /* Set SPLL feedback divider */
  1260. tmp = INPLL(pllM_SPLL_REF_FB_DIV);
  1261. tmp = (tmp & 0xff00fffful) | (rinfo->save_regs[77] & 0x00ff0000ul);
  1262. OUTPLL(pllM_SPLL_REF_FB_DIV, tmp);
  1263. /* Power up SPLL */
  1264. tmp = INPLL(pllSPLL_CNTL);
  1265. OUTPLL(pllSPLL_CNTL, tmp & ~1);
  1266. (void)INPLL(pllSPLL_CNTL);
  1267. mdelay(10);
  1268. /* Release SPLL reset */
  1269. tmp = INPLL(pllSPLL_CNTL);
  1270. OUTPLL(pllSPLL_CNTL, tmp & ~0x2);
  1271. (void)INPLL(pllSPLL_CNTL);
  1272. mdelay(10);
  1273. /* Select SCLK source */
  1274. tmp = INPLL(pllSCLK_CNTL);
  1275. tmp &= ~SCLK_CNTL__SCLK_SRC_SEL_MASK;
  1276. tmp |= rinfo->save_regs[3] & SCLK_CNTL__SCLK_SRC_SEL_MASK;
  1277. OUTPLL(pllSCLK_CNTL, tmp);
  1278. (void)INPLL(pllSCLK_CNTL);
  1279. mdelay(10);
  1280. /* Reconfigure MPLL charge pump, VCO gain, duty cycle */
  1281. tmp = INPLL(pllMPLL_CNTL);
  1282. OUTREG8(CLOCK_CNTL_INDEX, pllMPLL_CNTL + PLL_WR_EN);
  1283. radeon_pll_errata_after_index(rinfo);
  1284. OUTREG8(CLOCK_CNTL_DATA + 1, (tmp >> 8) & 0xff);
  1285. radeon_pll_errata_after_data(rinfo);
  1286. /* Set MPLL feedback divider */
  1287. tmp = INPLL(pllM_SPLL_REF_FB_DIV);
  1288. tmp = (tmp & 0xffff00fful) | (rinfo->save_regs[77] & 0x0000ff00ul);
  1289. OUTPLL(pllM_SPLL_REF_FB_DIV, tmp);
  1290. /* Power up MPLL */
  1291. tmp = INPLL(pllMPLL_CNTL);
  1292. OUTPLL(pllMPLL_CNTL, tmp & ~0x2);
  1293. (void)INPLL(pllMPLL_CNTL);
  1294. mdelay(10);
  1295. /* Un-reset MPLL */
  1296. tmp = INPLL(pllMPLL_CNTL);
  1297. OUTPLL(pllMPLL_CNTL, tmp & ~0x1);
  1298. (void)INPLL(pllMPLL_CNTL);
  1299. mdelay(10);
  1300. /* Select source for MCLK */
  1301. tmp = INPLL(pllMCLK_CNTL);
  1302. tmp |= rinfo->save_regs[2] & 0xffff;
  1303. OUTPLL(pllMCLK_CNTL, tmp);
  1304. (void)INPLL(pllMCLK_CNTL);
  1305. mdelay(10);
  1306. }
  1307. static void radeon_pm_m10_disable_spread_spectrum(struct radeonfb_info *rinfo)
  1308. {
  1309. u32 r2ec;
  1310. /* GACK ! I though we didn't have a DDA on Radeon's anymore
  1311. * here we rewrite with the same value, ... I suppose we clear
  1312. * some bits that are already clear ? Or maybe this 0x2ec
  1313. * register is something new ?
  1314. */
  1315. mdelay(20);
  1316. r2ec = INREG(VGA_DDA_ON_OFF);
  1317. OUTREG(VGA_DDA_ON_OFF, r2ec);
  1318. mdelay(1);
  1319. /* Spread spectrum PLLL off */
  1320. OUTPLL(pllSSPLL_CNTL, 0xbf03);
  1321. /* Spread spectrum disabled */
  1322. OUTPLL(pllSS_INT_CNTL, rinfo->save_regs[90] & ~3);
  1323. /* The trace shows read & rewrite of LVDS_PLL_CNTL here with same
  1324. * value, not sure what for...
  1325. */
  1326. r2ec |= 0x3f0;
  1327. OUTREG(VGA_DDA_ON_OFF, r2ec);
  1328. mdelay(1);
  1329. }
  1330. static void radeon_pm_m10_enable_lvds_spread_spectrum(struct radeonfb_info *rinfo)
  1331. {
  1332. u32 r2ec, tmp;
  1333. /* GACK (bis) ! I though we didn't have a DDA on Radeon's anymore
  1334. * here we rewrite with the same value, ... I suppose we clear/set
  1335. * some bits that are already clear/set ?
  1336. */
  1337. r2ec = INREG(VGA_DDA_ON_OFF);
  1338. OUTREG(VGA_DDA_ON_OFF, r2ec);
  1339. mdelay(1);
  1340. /* Enable spread spectrum */
  1341. OUTPLL(pllSSPLL_CNTL, rinfo->save_regs[43] | 3);
  1342. mdelay(3);
  1343. OUTPLL(pllSSPLL_REF_DIV, rinfo->save_regs[44]);
  1344. OUTPLL(pllSSPLL_DIV_0, rinfo->save_regs[45]);
  1345. tmp = INPLL(pllSSPLL_CNTL);
  1346. OUTPLL(pllSSPLL_CNTL, tmp & ~0x2);
  1347. mdelay(6);
  1348. tmp = INPLL(pllSSPLL_CNTL);
  1349. OUTPLL(pllSSPLL_CNTL, tmp & ~0x1);
  1350. mdelay(5);
  1351. OUTPLL(pllSS_INT_CNTL, rinfo->save_regs[90]);
  1352. r2ec |= 8;
  1353. OUTREG(VGA_DDA_ON_OFF, r2ec);
  1354. mdelay(20);
  1355. /* Enable LVDS interface */
  1356. tmp = INREG(LVDS_GEN_CNTL);
  1357. OUTREG(LVDS_GEN_CNTL, tmp | LVDS_EN);
  1358. /* Enable LVDS_PLL */
  1359. tmp = INREG(LVDS_PLL_CNTL);
  1360. tmp &= ~0x30000;
  1361. tmp |= 0x10000;
  1362. OUTREG(LVDS_PLL_CNTL, tmp);
  1363. OUTPLL(pllSCLK_MORE_CNTL, rinfo->save_regs[34]);
  1364. OUTPLL(pllSS_TST_CNTL, rinfo->save_regs[91]);
  1365. /* The trace reads that one here, waiting for something to settle down ? */
  1366. INREG(RBBM_STATUS);
  1367. /* Ugh ? SS_TST_DEC is supposed to be a read register in the
  1368. * R300 register spec at least...
  1369. */
  1370. tmp = INPLL(pllSS_TST_CNTL);
  1371. tmp |= 0x00400000;
  1372. OUTPLL(pllSS_TST_CNTL, tmp);
  1373. }
  1374. static void radeon_pm_restore_pixel_pll(struct radeonfb_info *rinfo)
  1375. {
  1376. u32 tmp;
  1377. OUTREG8(CLOCK_CNTL_INDEX, pllHTOTAL_CNTL + PLL_WR_EN);
  1378. radeon_pll_errata_after_index(rinfo);
  1379. OUTREG8(CLOCK_CNTL_DATA, 0);
  1380. radeon_pll_errata_after_data(rinfo);
  1381. tmp = INPLL(pllVCLK_ECP_CNTL);
  1382. OUTPLL(pllVCLK_ECP_CNTL, tmp | 0x80);
  1383. mdelay(5);
  1384. tmp = INPLL(pllPPLL_REF_DIV);
  1385. tmp = (tmp & ~PPLL_REF_DIV_MASK) | rinfo->pll.ref_div;
  1386. OUTPLL(pllPPLL_REF_DIV, tmp);
  1387. INPLL(pllPPLL_REF_DIV);
  1388. /* Reconfigure SPLL charge pump, VCO gain, duty cycle,
  1389. * probably useless since we already did it ...
  1390. */
  1391. tmp = INPLL(pllPPLL_CNTL);
  1392. OUTREG8(CLOCK_CNTL_INDEX, pllSPLL_CNTL + PLL_WR_EN);
  1393. radeon_pll_errata_after_index(rinfo);
  1394. OUTREG8(CLOCK_CNTL_DATA + 1, (tmp >> 8) & 0xff);
  1395. radeon_pll_errata_after_data(rinfo);
  1396. /* Restore our "reference" PPLL divider set by firmware
  1397. * according to proper spread spectrum calculations
  1398. */
  1399. OUTPLL(pllPPLL_DIV_0, rinfo->save_regs[92]);
  1400. tmp = INPLL(pllPPLL_CNTL);
  1401. OUTPLL(pllPPLL_CNTL, tmp & ~0x2);
  1402. mdelay(5);
  1403. tmp = INPLL(pllPPLL_CNTL);
  1404. OUTPLL(pllPPLL_CNTL, tmp & ~0x1);
  1405. mdelay(5);
  1406. tmp = INPLL(pllVCLK_ECP_CNTL);
  1407. OUTPLL(pllVCLK_ECP_CNTL, tmp | 3);
  1408. mdelay(5);
  1409. tmp = INPLL(pllVCLK_ECP_CNTL);
  1410. OUTPLL(pllVCLK_ECP_CNTL, tmp | 3);
  1411. mdelay(5);
  1412. /* Switch pixel clock to firmware default div 0 */
  1413. OUTREG8(CLOCK_CNTL_INDEX+1, 0);
  1414. radeon_pll_errata_after_index(rinfo);
  1415. radeon_pll_errata_after_data(rinfo);
  1416. }
  1417. static void radeon_pm_m10_reconfigure_mc(struct radeonfb_info *rinfo)
  1418. {
  1419. OUTREG(MC_CNTL, rinfo->save_regs[46]);
  1420. OUTREG(MC_INIT_GFX_LAT_TIMER, rinfo->save_regs[47]);
  1421. OUTREG(MC_INIT_MISC_LAT_TIMER, rinfo->save_regs[48]);
  1422. OUTREG(MEM_SDRAM_MODE_REG,
  1423. rinfo->save_regs[35] & ~MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
  1424. OUTREG(MC_TIMING_CNTL, rinfo->save_regs[49]);
  1425. OUTREG(MEM_REFRESH_CNTL, rinfo->save_regs[42]);
  1426. OUTREG(MC_READ_CNTL_AB, rinfo->save_regs[50]);
  1427. OUTREG(MC_CHIP_IO_OE_CNTL_AB, rinfo->save_regs[52]);
  1428. OUTREG(MC_IOPAD_CNTL, rinfo->save_regs[51]);
  1429. OUTREG(MC_DEBUG, rinfo->save_regs[53]);
  1430. OUTMC(rinfo, ixR300_MC_MC_INIT_WR_LAT_TIMER, rinfo->save_regs[58]);
  1431. OUTMC(rinfo, ixR300_MC_IMP_CNTL, rinfo->save_regs[59]);
  1432. OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_C0, rinfo->save_regs[60]);
  1433. OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_C1, rinfo->save_regs[61]);
  1434. OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_D0, rinfo->save_regs[62]);
  1435. OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_D1, rinfo->save_regs[63]);
  1436. OUTMC(rinfo, ixR300_MC_BIST_CNTL_3, rinfo->save_regs[64]);
  1437. OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_A0, rinfo->save_regs[65]);
  1438. OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_A1, rinfo->save_regs[66]);
  1439. OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_B0, rinfo->save_regs[67]);
  1440. OUTMC(rinfo, ixR300_MC_CHP_IO_CNTL_B1, rinfo->save_regs[68]);
  1441. OUTMC(rinfo, ixR300_MC_DEBUG_CNTL, rinfo->save_regs[69]);
  1442. OUTMC(rinfo, ixR300_MC_DLL_CNTL, rinfo->save_regs[70]);
  1443. OUTMC(rinfo, ixR300_MC_IMP_CNTL_0, rinfo->save_regs[71]);
  1444. OUTMC(rinfo, ixR300_MC_ELPIDA_CNTL, rinfo->save_regs[72]);
  1445. OUTMC(rinfo, ixR300_MC_READ_CNTL_CD, rinfo->save_regs[96]);
  1446. OUTREG(MC_IND_INDEX, 0);
  1447. }
  1448. static void radeon_reinitialize_M10(struct radeonfb_info *rinfo)
  1449. {
  1450. u32 tmp, i;
  1451. /* Restore a bunch of registers first */
  1452. OUTREG(MC_AGP_LOCATION, rinfo->save_regs[32]);
  1453. OUTREG(DISPLAY_BASE_ADDR, rinfo->save_regs[31]);
  1454. OUTREG(CRTC2_DISPLAY_BASE_ADDR, rinfo->save_regs[33]);
  1455. OUTREG(MC_FB_LOCATION, rinfo->save_regs[30]);
  1456. OUTREG(OV0_BASE_ADDR, rinfo->save_regs[80]);
  1457. OUTREG(CONFIG_MEMSIZE, rinfo->video_ram);
  1458. OUTREG(BUS_CNTL, rinfo->save_regs[36]);
  1459. OUTREG(BUS_CNTL1, rinfo->save_regs[14]);
  1460. OUTREG(MPP_TB_CONFIG, rinfo->save_regs[37]);
  1461. OUTREG(FCP_CNTL, rinfo->save_regs[38]);
  1462. OUTREG(RBBM_CNTL, rinfo->save_regs[39]);
  1463. OUTREG(DAC_CNTL, rinfo->save_regs[40]);
  1464. OUTREG(DAC_MACRO_CNTL, (INREG(DAC_MACRO_CNTL) & ~0x6) | 8);
  1465. OUTREG(DAC_MACRO_CNTL, (INREG(DAC_MACRO_CNTL) & ~0x6) | 8);
  1466. /* Hrm... */
  1467. OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) | DAC2_EXPAND_MODE);
  1468. /* Reset the PAD CTLR */
  1469. radeon_pm_reset_pad_ctlr_strength(rinfo);
  1470. /* Some PLLs are Read & written identically in the trace here...
  1471. * I suppose it's actually to switch them all off & reset,
  1472. * let's assume off is what we want. I'm just doing that for all major PLLs now.
  1473. */
  1474. radeon_pm_all_ppls_off(rinfo);
  1475. /* Clear tiling, reset swappers */
  1476. INREG(SURFACE_CNTL);
  1477. OUTREG(SURFACE_CNTL, 0);
  1478. /* Some black magic with TV_DAC_CNTL, we should restore those from backups
  1479. * rather than hard coding...
  1480. */
  1481. tmp = INREG(TV_DAC_CNTL) & ~TV_DAC_CNTL_BGADJ_MASK;
  1482. tmp |= 8 << TV_DAC_CNTL_BGADJ__SHIFT;
  1483. OUTREG(TV_DAC_CNTL, tmp);
  1484. tmp = INREG(TV_DAC_CNTL) & ~TV_DAC_CNTL_DACADJ_MASK;
  1485. tmp |= 7 << TV_DAC_CNTL_DACADJ__SHIFT;
  1486. OUTREG(TV_DAC_CNTL, tmp);
  1487. /* More registers restored */
  1488. OUTREG(AGP_CNTL, rinfo->save_regs[16]);
  1489. OUTREG(HOST_PATH_CNTL, rinfo->save_regs[41]);
  1490. OUTREG(DISP_MISC_CNTL, rinfo->save_regs[9]);
  1491. /* Hrmmm ... What is that ? */
  1492. tmp = rinfo->save_regs[1]
  1493. & ~(CLK_PWRMGT_CNTL__ACTIVE_HILO_LAT_MASK |
  1494. CLK_PWRMGT_CNTL__MC_BUSY);
  1495. OUTPLL(pllCLK_PWRMGT_CNTL, tmp);
  1496. OUTREG(PAD_CTLR_MISC, rinfo->save_regs[56]);
  1497. OUTREG(FW_CNTL, rinfo->save_regs[57]);
  1498. OUTREG(HDP_DEBUG, rinfo->save_regs[96]);
  1499. OUTREG(PAMAC0_DLY_CNTL, rinfo->save_regs[54]);
  1500. OUTREG(PAMAC1_DLY_CNTL, rinfo->save_regs[55]);
  1501. OUTREG(PAMAC2_DLY_CNTL, rinfo->save_regs[79]);
  1502. /* Restore Memory Controller configuration */
  1503. radeon_pm_m10_reconfigure_mc(rinfo);
  1504. /* Make sure CRTC's dont touch memory */
  1505. OUTREG(CRTC_GEN_CNTL, INREG(CRTC_GEN_CNTL)
  1506. | CRTC_GEN_CNTL__CRTC_DISP_REQ_EN_B);
  1507. OUTREG(CRTC2_GEN_CNTL, INREG(CRTC2_GEN_CNTL)
  1508. | CRTC2_GEN_CNTL__CRTC2_DISP_REQ_EN_B);
  1509. mdelay(30);
  1510. /* Disable SDRAM refresh */
  1511. OUTREG(MEM_REFRESH_CNTL, INREG(MEM_REFRESH_CNTL)
  1512. | MEM_REFRESH_CNTL__MEM_REFRESH_DIS);
  1513. /* Restore XTALIN routing (CLK_PIN_CNTL) */
  1514. OUTPLL(pllCLK_PIN_CNTL, rinfo->save_regs[4]);
  1515. /* Switch MCLK, YCLK and SCLK PLLs to PCI source & force them ON */
  1516. tmp = rinfo->save_regs[2] & 0xff000000;
  1517. tmp |= MCLK_CNTL__FORCE_MCLKA |
  1518. MCLK_CNTL__FORCE_MCLKB |
  1519. MCLK_CNTL__FORCE_YCLKA |
  1520. MCLK_CNTL__FORCE_YCLKB |
  1521. MCLK_CNTL__FORCE_MC;
  1522. OUTPLL(pllMCLK_CNTL, tmp);
  1523. /* Force all clocks on in SCLK */
  1524. tmp = INPLL(pllSCLK_CNTL);
  1525. tmp |= SCLK_CNTL__FORCE_DISP2|
  1526. SCLK_CNTL__FORCE_CP|
  1527. SCLK_CNTL__FORCE_HDP|
  1528. SCLK_CNTL__FORCE_DISP1|
  1529. SCLK_CNTL__FORCE_TOP|
  1530. SCLK_CNTL__FORCE_E2|
  1531. SCLK_CNTL__FORCE_SE|
  1532. SCLK_CNTL__FORCE_IDCT|
  1533. SCLK_CNTL__FORCE_VIP|
  1534. SCLK_CNTL__FORCE_PB|
  1535. SCLK_CNTL__FORCE_TAM|
  1536. SCLK_CNTL__FORCE_TDM|
  1537. SCLK_CNTL__FORCE_RB|
  1538. SCLK_CNTL__FORCE_TV_SCLK|
  1539. SCLK_CNTL__FORCE_SUBPIC|
  1540. SCLK_CNTL__FORCE_OV0;
  1541. tmp |= SCLK_CNTL__CP_MAX_DYN_STOP_LAT |
  1542. SCLK_CNTL__HDP_MAX_DYN_STOP_LAT |
  1543. SCLK_CNTL__TV_MAX_DYN_STOP_LAT |
  1544. SCLK_CNTL__E2_MAX_DYN_STOP_LAT |
  1545. SCLK_CNTL__SE_MAX_DYN_STOP_LAT |
  1546. SCLK_CNTL__IDCT_MAX_DYN_STOP_LAT|
  1547. SCLK_CNTL__VIP_MAX_DYN_STOP_LAT |
  1548. SCLK_CNTL__RE_MAX_DYN_STOP_LAT |
  1549. SCLK_CNTL__PB_MAX_DYN_STOP_LAT |
  1550. SCLK_CNTL__TAM_MAX_DYN_STOP_LAT |
  1551. SCLK_CNTL__TDM_MAX_DYN_STOP_LAT |
  1552. SCLK_CNTL__RB_MAX_DYN_STOP_LAT;
  1553. OUTPLL(pllSCLK_CNTL, tmp);
  1554. OUTPLL(pllVCLK_ECP_CNTL, 0);
  1555. OUTPLL(pllPIXCLKS_CNTL, 0);
  1556. OUTPLL(pllMCLK_MISC,
  1557. MCLK_MISC__MC_MCLK_MAX_DYN_STOP_LAT |
  1558. MCLK_MISC__IO_MCLK_MAX_DYN_STOP_LAT);
  1559. mdelay(5);
  1560. /* Restore the M_SPLL_REF_FB_DIV, MPLL_AUX_CNTL and SPLL_AUX_CNTL values */
  1561. OUTPLL(pllM_SPLL_REF_FB_DIV, rinfo->save_regs[77]);
  1562. OUTPLL(pllMPLL_AUX_CNTL, rinfo->save_regs[75]);
  1563. OUTPLL(pllSPLL_AUX_CNTL, rinfo->save_regs[76]);
  1564. /* Now restore the major PLLs settings, keeping them off & reset though */
  1565. OUTPLL(pllPPLL_CNTL, rinfo->save_regs[93] | 0x3);
  1566. OUTPLL(pllP2PLL_CNTL, rinfo->save_regs[8] | 0x3);
  1567. OUTPLL(pllMPLL_CNTL, rinfo->save_regs[73] | 0x03);
  1568. OUTPLL(pllSPLL_CNTL, rinfo->save_regs[74] | 0x03);
  1569. /* Restore MC DLL state and switch it off/reset too */
  1570. OUTMC(rinfo, ixR300_MC_DLL_CNTL, rinfo->save_regs[70]);
  1571. /* Switch MDLL off & reset */
  1572. OUTPLL(pllMDLL_RDCKA, rinfo->save_regs[98] | 0xff);
  1573. mdelay(5);
  1574. /* Setup some black magic bits in PLL_PWRMGT_CNTL. Hrm... we saved
  1575. * 0xa1100007... and MacOS writes 0xa1000007 ..
  1576. */
  1577. OUTPLL(pllPLL_PWRMGT_CNTL, rinfo->save_regs[0]);
  1578. /* Restore more stuffs */
  1579. OUTPLL(pllHTOTAL_CNTL, 0);
  1580. OUTPLL(pllHTOTAL2_CNTL, 0);
  1581. /* More PLL initial configuration */
  1582. tmp = INPLL(pllSCLK_CNTL2); /* What for ? */
  1583. OUTPLL(pllSCLK_CNTL2, tmp);
  1584. tmp = INPLL(pllSCLK_MORE_CNTL);
  1585. tmp |= SCLK_MORE_CNTL__FORCE_DISPREGS | /* a guess */
  1586. SCLK_MORE_CNTL__FORCE_MC_GUI |
  1587. SCLK_MORE_CNTL__FORCE_MC_HOST;
  1588. OUTPLL(pllSCLK_MORE_CNTL, tmp);
  1589. /* Now we actually start MCLK and SCLK */
  1590. radeon_pm_start_mclk_sclk(rinfo);
  1591. /* Full reset sdrams, this also re-inits the MDLL */
  1592. radeon_pm_full_reset_sdram(rinfo);
  1593. /* Fill palettes */
  1594. OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) | 0x20);
  1595. for (i=0; i<256; i++)
  1596. OUTREG(PALETTE_30_DATA, 0x15555555);
  1597. OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) & ~20);
  1598. udelay(20);
  1599. for (i=0; i<256; i++)
  1600. OUTREG(PALETTE_30_DATA, 0x15555555);
  1601. OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) & ~0x20);
  1602. mdelay(3);
  1603. /* Restore TMDS */
  1604. OUTREG(FP_GEN_CNTL, rinfo->save_regs[82]);
  1605. OUTREG(FP2_GEN_CNTL, rinfo->save_regs[83]);
  1606. /* Set LVDS registers but keep interface & pll down */
  1607. OUTREG(LVDS_GEN_CNTL, rinfo->save_regs[11] &
  1608. ~(LVDS_EN | LVDS_ON | LVDS_DIGON | LVDS_BLON | LVDS_BL_MOD_EN));
  1609. OUTREG(LVDS_PLL_CNTL, (rinfo->save_regs[12] & ~0xf0000) | 0x20000);
  1610. OUTREG(DISP_OUTPUT_CNTL, rinfo->save_regs[86]);
  1611. /* Restore GPIOPAD state */
  1612. OUTREG(GPIOPAD_A, rinfo->save_regs[19]);
  1613. OUTREG(GPIOPAD_EN, rinfo->save_regs[20]);
  1614. OUTREG(GPIOPAD_MASK, rinfo->save_regs[21]);
  1615. /* write some stuff to the framebuffer... */
  1616. for (i = 0; i < 0x8000; ++i)
  1617. writeb(0, rinfo->fb_base + i);
  1618. mdelay(40);
  1619. OUTREG(LVDS_GEN_CNTL, INREG(LVDS_GEN_CNTL) | LVDS_DIGON | LVDS_ON);
  1620. mdelay(40);
  1621. /* Restore a few more things */
  1622. OUTREG(GRPH_BUFFER_CNTL, rinfo->save_regs[94]);
  1623. OUTREG(GRPH2_BUFFER_CNTL, rinfo->save_regs[95]);
  1624. /* Take care of spread spectrum & PPLLs now */
  1625. radeon_pm_m10_disable_spread_spectrum(rinfo);
  1626. radeon_pm_restore_pixel_pll(rinfo);
  1627. /* GRRRR... I can't figure out the proper LVDS power sequence, and the
  1628. * code I have for blank/unblank doesn't quite work on some laptop models
  1629. * it seems ... Hrm. What I have here works most of the time ...
  1630. */
  1631. radeon_pm_m10_enable_lvds_spread_spectrum(rinfo);
  1632. }
  1633. #ifdef CONFIG_PPC_OF
  1634. static void radeon_pm_m9p_reconfigure_mc(struct radeonfb_info *rinfo)
  1635. {
  1636. OUTREG(MC_CNTL, rinfo->save_regs[46]);
  1637. OUTREG(MC_INIT_GFX_LAT_TIMER, rinfo->save_regs[47]);
  1638. OUTREG(MC_INIT_MISC_LAT_TIMER, rinfo->save_regs[48]);
  1639. OUTREG(MEM_SDRAM_MODE_REG,
  1640. rinfo->save_regs[35] & ~MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE);
  1641. OUTREG(MC_TIMING_CNTL, rinfo->save_regs[49]);
  1642. OUTREG(MC_READ_CNTL_AB, rinfo->save_regs[50]);
  1643. OUTREG(MEM_REFRESH_CNTL, rinfo->save_regs[42]);
  1644. OUTREG(MC_IOPAD_CNTL, rinfo->save_regs[51]);
  1645. OUTREG(MC_DEBUG, rinfo->save_regs[53]);
  1646. OUTREG(MC_CHIP_IO_OE_CNTL_AB, rinfo->save_regs[52]);
  1647. OUTMC(rinfo, ixMC_IMP_CNTL, rinfo->save_regs[59] /*0x00f460d6*/);
  1648. OUTMC(rinfo, ixMC_CHP_IO_CNTL_A0, rinfo->save_regs[65] /*0xfecfa666*/);
  1649. OUTMC(rinfo, ixMC_CHP_IO_CNTL_A1, rinfo->save_regs[66] /*0x141555ff*/);
  1650. OUTMC(rinfo, ixMC_CHP_IO_CNTL_B0, rinfo->save_regs[67] /*0xfecfa666*/);
  1651. OUTMC(rinfo, ixMC_CHP_IO_CNTL_B1, rinfo->save_regs[68] /*0x141555ff*/);
  1652. OUTMC(rinfo, ixMC_IMP_CNTL_0, rinfo->save_regs[71] /*0x00009249*/);
  1653. OUTREG(MC_IND_INDEX, 0);
  1654. OUTREG(CONFIG_MEMSIZE, rinfo->video_ram);
  1655. mdelay(20);
  1656. }
  1657. static void radeon_reinitialize_M9P(struct radeonfb_info *rinfo)
  1658. {
  1659. u32 tmp, i;
  1660. /* Restore a bunch of registers first */
  1661. OUTREG(SURFACE_CNTL, rinfo->save_regs[29]);
  1662. OUTREG(MC_AGP_LOCATION, rinfo->save_regs[32]);
  1663. OUTREG(DISPLAY_BASE_ADDR, rinfo->save_regs[31]);
  1664. OUTREG(CRTC2_DISPLAY_BASE_ADDR, rinfo->save_regs[33]);
  1665. OUTREG(MC_FB_LOCATION, rinfo->save_regs[30]);
  1666. OUTREG(OV0_BASE_ADDR, rinfo->save_regs[80]);
  1667. OUTREG(BUS_CNTL, rinfo->save_regs[36]);
  1668. OUTREG(BUS_CNTL1, rinfo->save_regs[14]);
  1669. OUTREG(MPP_TB_CONFIG, rinfo->save_regs[37]);
  1670. OUTREG(FCP_CNTL, rinfo->save_regs[38]);
  1671. OUTREG(RBBM_CNTL, rinfo->save_regs[39]);
  1672. OUTREG(DAC_CNTL, rinfo->save_regs[40]);
  1673. OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) | DAC2_EXPAND_MODE);
  1674. /* Reset the PAD CTLR */
  1675. radeon_pm_reset_pad_ctlr_strength(rinfo);
  1676. /* Some PLLs are Read & written identically in the trace here...
  1677. * I suppose it's actually to switch them all off & reset,
  1678. * let's assume off is what we want. I'm just doing that for all major PLLs now.
  1679. */
  1680. radeon_pm_all_ppls_off(rinfo);
  1681. /* Clear tiling, reset swappers */
  1682. INREG(SURFACE_CNTL);
  1683. OUTREG(SURFACE_CNTL, 0);
  1684. /* Some black magic with TV_DAC_CNTL, we should restore those from backups
  1685. * rather than hard coding...
  1686. */
  1687. tmp = INREG(TV_DAC_CNTL) & ~TV_DAC_CNTL_BGADJ_MASK;
  1688. tmp |= 6 << TV_DAC_CNTL_BGADJ__SHIFT;
  1689. OUTREG(TV_DAC_CNTL, tmp);
  1690. tmp = INREG(TV_DAC_CNTL) & ~TV_DAC_CNTL_DACADJ_MASK;
  1691. tmp |= 6 << TV_DAC_CNTL_DACADJ__SHIFT;
  1692. OUTREG(TV_DAC_CNTL, tmp);
  1693. OUTPLL(pllAGP_PLL_CNTL, rinfo->save_regs[78]);
  1694. OUTREG(PAMAC0_DLY_CNTL, rinfo->save_regs[54]);
  1695. OUTREG(PAMAC1_DLY_CNTL, rinfo->save_regs[55]);
  1696. OUTREG(PAMAC2_DLY_CNTL, rinfo->save_regs[79]);
  1697. OUTREG(AGP_CNTL, rinfo->save_regs[16]);
  1698. OUTREG(HOST_PATH_CNTL, rinfo->save_regs[41]); /* MacOS sets that to 0 !!! */
  1699. OUTREG(DISP_MISC_CNTL, rinfo->save_regs[9]);
  1700. tmp = rinfo->save_regs[1]
  1701. & ~(CLK_PWRMGT_CNTL__ACTIVE_HILO_LAT_MASK |
  1702. CLK_PWRMGT_CNTL__MC_BUSY);
  1703. OUTPLL(pllCLK_PWRMGT_CNTL, tmp);
  1704. OUTREG(FW_CNTL, rinfo->save_regs[57]);
  1705. /* Disable SDRAM refresh */
  1706. OUTREG(MEM_REFRESH_CNTL, INREG(MEM_REFRESH_CNTL)
  1707. | MEM_REFRESH_CNTL__MEM_REFRESH_DIS);
  1708. /* Restore XTALIN routing (CLK_PIN_CNTL) */
  1709. OUTPLL(pllCLK_PIN_CNTL, rinfo->save_regs[4]);
  1710. /* Force MCLK to be PCI sourced and forced ON */
  1711. tmp = rinfo->save_regs[2] & 0xff000000;
  1712. tmp |= MCLK_CNTL__FORCE_MCLKA |
  1713. MCLK_CNTL__FORCE_MCLKB |
  1714. MCLK_CNTL__FORCE_YCLKA |
  1715. MCLK_CNTL__FORCE_YCLKB |
  1716. MCLK_CNTL__FORCE_MC |
  1717. MCLK_CNTL__FORCE_AIC;
  1718. OUTPLL(pllMCLK_CNTL, tmp);
  1719. /* Force SCLK to be PCI sourced with a bunch forced */
  1720. tmp = 0 |
  1721. SCLK_CNTL__FORCE_DISP2|
  1722. SCLK_CNTL__FORCE_CP|
  1723. SCLK_CNTL__FORCE_HDP|
  1724. SCLK_CNTL__FORCE_DISP1|
  1725. SCLK_CNTL__FORCE_TOP|
  1726. SCLK_CNTL__FORCE_E2|
  1727. SCLK_CNTL__FORCE_SE|
  1728. SCLK_CNTL__FORCE_IDCT|
  1729. SCLK_CNTL__FORCE_VIP|
  1730. SCLK_CNTL__FORCE_RE|
  1731. SCLK_CNTL__FORCE_PB|
  1732. SCLK_CNTL__FORCE_TAM|
  1733. SCLK_CNTL__FORCE_TDM|
  1734. SCLK_CNTL__FORCE_RB;
  1735. OUTPLL(pllSCLK_CNTL, tmp);
  1736. /* Clear VCLK_ECP_CNTL & PIXCLKS_CNTL */
  1737. OUTPLL(pllVCLK_ECP_CNTL, 0);
  1738. OUTPLL(pllPIXCLKS_CNTL, 0);
  1739. /* Setup MCLK_MISC, non dynamic mode */
  1740. OUTPLL(pllMCLK_MISC,
  1741. MCLK_MISC__MC_MCLK_MAX_DYN_STOP_LAT |
  1742. MCLK_MISC__IO_MCLK_MAX_DYN_STOP_LAT);
  1743. mdelay(5);
  1744. /* Set back the default clock dividers */
  1745. OUTPLL(pllM_SPLL_REF_FB_DIV, rinfo->save_regs[77]);
  1746. OUTPLL(pllMPLL_AUX_CNTL, rinfo->save_regs[75]);
  1747. OUTPLL(pllSPLL_AUX_CNTL, rinfo->save_regs[76]);
  1748. /* PPLL and P2PLL default values & off */
  1749. OUTPLL(pllPPLL_CNTL, rinfo->save_regs[93] | 0x3);
  1750. OUTPLL(pllP2PLL_CNTL, rinfo->save_regs[8] | 0x3);
  1751. /* S and M PLLs are reset & off, configure them */
  1752. OUTPLL(pllMPLL_CNTL, rinfo->save_regs[73] | 0x03);
  1753. OUTPLL(pllSPLL_CNTL, rinfo->save_regs[74] | 0x03);
  1754. /* Default values for MDLL ... fixme */
  1755. OUTPLL(pllMDLL_CKO, 0x9c009c);
  1756. OUTPLL(pllMDLL_RDCKA, 0x08830883);
  1757. OUTPLL(pllMDLL_RDCKB, 0x08830883);
  1758. mdelay(5);
  1759. /* Restore PLL_PWRMGT_CNTL */ // XXXX
  1760. tmp = rinfo->save_regs[0];
  1761. tmp &= ~PLL_PWRMGT_CNTL_SU_SCLK_USE_BCLK;
  1762. tmp |= PLL_PWRMGT_CNTL_SU_MCLK_USE_BCLK;
  1763. OUTPLL(PLL_PWRMGT_CNTL, tmp);
  1764. /* Clear HTOTAL_CNTL & HTOTAL2_CNTL */
  1765. OUTPLL(pllHTOTAL_CNTL, 0);
  1766. OUTPLL(pllHTOTAL2_CNTL, 0);
  1767. /* All outputs off */
  1768. OUTREG(CRTC_GEN_CNTL, 0x04000000);
  1769. OUTREG(CRTC2_GEN_CNTL, 0x04000000);
  1770. OUTREG(FP_GEN_CNTL, 0x00004008);
  1771. OUTREG(FP2_GEN_CNTL, 0x00000008);
  1772. OUTREG(LVDS_GEN_CNTL, 0x08000008);
  1773. /* Restore Memory Controller configuration */
  1774. radeon_pm_m9p_reconfigure_mc(rinfo);
  1775. /* Now we actually start MCLK and SCLK */
  1776. radeon_pm_start_mclk_sclk(rinfo);
  1777. /* Full reset sdrams, this also re-inits the MDLL */
  1778. radeon_pm_full_reset_sdram(rinfo);
  1779. /* Fill palettes */
  1780. OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) | 0x20);
  1781. for (i=0; i<256; i++)
  1782. OUTREG(PALETTE_30_DATA, 0x15555555);
  1783. OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) & ~20);
  1784. udelay(20);
  1785. for (i=0; i<256; i++)
  1786. OUTREG(PALETTE_30_DATA, 0x15555555);
  1787. OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) & ~0x20);
  1788. mdelay(3);
  1789. /* Restore TV stuff, make sure TV DAC is down */
  1790. OUTREG(TV_MASTER_CNTL, rinfo->save_regs[88]);
  1791. OUTREG(TV_DAC_CNTL, rinfo->save_regs[13] | 0x07000000);
  1792. /* Restore GPIOS. MacOS does some magic here with one of the GPIO bits,
  1793. * possibly related to the weird PLL related workarounds and to the
  1794. * fact that CLK_PIN_CNTL is tweaked in ways I don't fully understand,
  1795. * but we keep things the simple way here
  1796. */
  1797. OUTREG(GPIOPAD_A, rinfo->save_regs[19]);
  1798. OUTREG(GPIOPAD_EN, rinfo->save_regs[20]);
  1799. OUTREG(GPIOPAD_MASK, rinfo->save_regs[21]);
  1800. /* Now do things with SCLK_MORE_CNTL. Force bits are already set, copy
  1801. * high bits from backup
  1802. */
  1803. tmp = INPLL(pllSCLK_MORE_CNTL) & 0x0000ffff;
  1804. tmp |= rinfo->save_regs[34] & 0xffff0000;
  1805. tmp |= SCLK_MORE_CNTL__FORCE_DISPREGS;
  1806. OUTPLL(pllSCLK_MORE_CNTL, tmp);
  1807. tmp = INPLL(pllSCLK_MORE_CNTL) & 0x0000ffff;
  1808. tmp |= rinfo->save_regs[34] & 0xffff0000;
  1809. tmp |= SCLK_MORE_CNTL__FORCE_DISPREGS;
  1810. OUTPLL(pllSCLK_MORE_CNTL, tmp);
  1811. OUTREG(LVDS_GEN_CNTL, rinfo->save_regs[11] &
  1812. ~(LVDS_EN | LVDS_ON | LVDS_DIGON | LVDS_BLON | LVDS_BL_MOD_EN));
  1813. OUTREG(LVDS_GEN_CNTL, INREG(LVDS_GEN_CNTL) | LVDS_BLON);
  1814. OUTREG(LVDS_PLL_CNTL, (rinfo->save_regs[12] & ~0xf0000) | 0x20000);
  1815. mdelay(20);
  1816. /* write some stuff to the framebuffer... */
  1817. for (i = 0; i < 0x8000; ++i)
  1818. writeb(0, rinfo->fb_base + i);
  1819. OUTREG(0x2ec, 0x6332a020);
  1820. OUTPLL(pllSSPLL_REF_DIV, rinfo->save_regs[44] /*0x3f */);
  1821. OUTPLL(pllSSPLL_DIV_0, rinfo->save_regs[45] /*0x000081bb */);
  1822. tmp = INPLL(pllSSPLL_CNTL);
  1823. tmp &= ~2;
  1824. OUTPLL(pllSSPLL_CNTL, tmp);
  1825. mdelay(6);
  1826. tmp &= ~1;
  1827. OUTPLL(pllSSPLL_CNTL, tmp);
  1828. mdelay(5);
  1829. tmp |= 3;
  1830. OUTPLL(pllSSPLL_CNTL, tmp);
  1831. mdelay(5);
  1832. OUTPLL(pllSS_INT_CNTL, rinfo->save_regs[90] & ~3);/*0x0020300c*/
  1833. OUTREG(0x2ec, 0x6332a3f0);
  1834. mdelay(17);
  1835. OUTPLL(pllPPLL_REF_DIV, rinfo->pll.ref_div);
  1836. OUTPLL(pllPPLL_DIV_0, rinfo->save_regs[92]);
  1837. mdelay(40);
  1838. OUTREG(LVDS_GEN_CNTL, INREG(LVDS_GEN_CNTL) | LVDS_DIGON | LVDS_ON);
  1839. mdelay(40);
  1840. /* Restore a few more things */
  1841. OUTREG(GRPH_BUFFER_CNTL, rinfo->save_regs[94]);
  1842. OUTREG(GRPH2_BUFFER_CNTL, rinfo->save_regs[95]);
  1843. /* Restore PPLL, spread spectrum & LVDS */
  1844. radeon_pm_m10_disable_spread_spectrum(rinfo);
  1845. radeon_pm_restore_pixel_pll(rinfo);
  1846. radeon_pm_m10_enable_lvds_spread_spectrum(rinfo);
  1847. }
  1848. #if 0 /* Not ready yet */
  1849. static void radeon_reinitialize_QW(struct radeonfb_info *rinfo)
  1850. {
  1851. int i;
  1852. u32 tmp, tmp2;
  1853. u32 cko, cka, ckb;
  1854. u32 cgc, cec, c2gc;
  1855. OUTREG(MC_AGP_LOCATION, rinfo->save_regs[32]);
  1856. OUTREG(DISPLAY_BASE_ADDR, rinfo->save_regs[31]);
  1857. OUTREG(CRTC2_DISPLAY_BASE_ADDR, rinfo->save_regs[33]);
  1858. OUTREG(MC_FB_LOCATION, rinfo->save_regs[30]);
  1859. OUTREG(BUS_CNTL, rinfo->save_regs[36]);
  1860. OUTREG(RBBM_CNTL, rinfo->save_regs[39]);
  1861. INREG(PAD_CTLR_STRENGTH);
  1862. OUTREG(PAD_CTLR_STRENGTH, INREG(PAD_CTLR_STRENGTH) & ~0x10000);
  1863. for (i = 0; i < 65; ++i) {
  1864. mdelay(1);
  1865. INREG(PAD_CTLR_STRENGTH);
  1866. }
  1867. OUTREG(DISP_TEST_DEBUG_CNTL, INREG(DISP_TEST_DEBUG_CNTL) | 0x10000000);
  1868. OUTREG(OV0_FLAG_CNTRL, INREG(OV0_FLAG_CNTRL) | 0x100);
  1869. OUTREG(CRTC_GEN_CNTL, INREG(CRTC_GEN_CNTL));
  1870. OUTREG(DAC_CNTL, 0xff00410a);
  1871. OUTREG(CRTC2_GEN_CNTL, INREG(CRTC2_GEN_CNTL));
  1872. OUTREG(DAC_CNTL2, INREG(DAC_CNTL2) | 0x4000);
  1873. OUTREG(SURFACE_CNTL, rinfo->save_regs[29]);
  1874. OUTREG(AGP_CNTL, rinfo->save_regs[16]);
  1875. OUTREG(HOST_PATH_CNTL, rinfo->save_regs[41]);
  1876. OUTREG(DISP_MISC_CNTL, rinfo->save_regs[9]);
  1877. OUTMC(rinfo, ixMC_CHP_IO_CNTL_A0, 0xf7bb4433);
  1878. OUTREG(MC_IND_INDEX, 0);
  1879. OUTMC(rinfo, ixMC_CHP_IO_CNTL_B0, 0xf7bb4433);
  1880. OUTREG(MC_IND_INDEX, 0);
  1881. OUTREG(CRTC_MORE_CNTL, INREG(CRTC_MORE_CNTL));
  1882. tmp = INPLL(pllVCLK_ECP_CNTL);
  1883. OUTPLL(pllVCLK_ECP_CNTL, tmp);
  1884. tmp = INPLL(pllPIXCLKS_CNTL);
  1885. OUTPLL(pllPIXCLKS_CNTL, tmp);
  1886. OUTPLL(MCLK_CNTL, 0xaa3f0000);
  1887. OUTPLL(SCLK_CNTL, 0xffff0000);
  1888. OUTPLL(pllMPLL_AUX_CNTL, 6);
  1889. OUTPLL(pllSPLL_AUX_CNTL, 1);
  1890. OUTPLL(MDLL_CKO, 0x9f009f);
  1891. OUTPLL(MDLL_RDCKA, 0x830083);
  1892. OUTPLL(pllMDLL_RDCKB, 0x830083);
  1893. OUTPLL(PPLL_CNTL, 0xa433);
  1894. OUTPLL(P2PLL_CNTL, 0xa433);
  1895. OUTPLL(MPLL_CNTL, 0x0400a403);
  1896. OUTPLL(SPLL_CNTL, 0x0400a433);
  1897. tmp = INPLL(M_SPLL_REF_FB_DIV);
  1898. OUTPLL(M_SPLL_REF_FB_DIV, tmp);
  1899. tmp = INPLL(M_SPLL_REF_FB_DIV);
  1900. OUTPLL(M_SPLL_REF_FB_DIV, tmp | 0xc);
  1901. INPLL(M_SPLL_REF_FB_DIV);
  1902. tmp = INPLL(MPLL_CNTL);
  1903. OUTREG8(CLOCK_CNTL_INDEX, MPLL_CNTL + PLL_WR_EN);
  1904. radeon_pll_errata_after_index(rinfo);
  1905. OUTREG8(CLOCK_CNTL_DATA + 1, (tmp >> 8) & 0xff);
  1906. radeon_pll_errata_after_data(rinfo);
  1907. tmp = INPLL(M_SPLL_REF_FB_DIV);
  1908. OUTPLL(M_SPLL_REF_FB_DIV, tmp | 0x5900);
  1909. tmp = INPLL(MPLL_CNTL);
  1910. OUTPLL(MPLL_CNTL, tmp & ~0x2);
  1911. mdelay(1);
  1912. tmp = INPLL(MPLL_CNTL);
  1913. OUTPLL(MPLL_CNTL, tmp & ~0x1);
  1914. mdelay(10);
  1915. OUTPLL(MCLK_CNTL, 0xaa3f1212);
  1916. mdelay(1);
  1917. INPLL(M_SPLL_REF_FB_DIV);
  1918. INPLL(MCLK_CNTL);
  1919. INPLL(M_SPLL_REF_FB_DIV);
  1920. tmp = INPLL(SPLL_CNTL);
  1921. OUTREG8(CLOCK_CNTL_INDEX, SPLL_CNTL + PLL_WR_EN);
  1922. radeon_pll_errata_after_index(rinfo);
  1923. OUTREG8(CLOCK_CNTL_DATA + 1, (tmp >> 8) & 0xff);
  1924. radeon_pll_errata_after_data(rinfo);
  1925. tmp = INPLL(M_SPLL_REF_FB_DIV);
  1926. OUTPLL(M_SPLL_REF_FB_DIV, tmp | 0x780000);
  1927. tmp = INPLL(SPLL_CNTL);
  1928. OUTPLL(SPLL_CNTL, tmp & ~0x1);
  1929. mdelay(1);
  1930. tmp = INPLL(SPLL_CNTL);
  1931. OUTPLL(SPLL_CNTL, tmp & ~0x2);
  1932. mdelay(10);
  1933. tmp = INPLL(SCLK_CNTL);
  1934. OUTPLL(SCLK_CNTL, tmp | 2);
  1935. mdelay(1);
  1936. cko = INPLL(pllMDLL_CKO);
  1937. cka = INPLL(pllMDLL_RDCKA);
  1938. ckb = INPLL(pllMDLL_RDCKB);
  1939. cko &= ~(MDLL_CKO__MCKOA_SLEEP | MDLL_CKO__MCKOB_SLEEP);
  1940. OUTPLL(pllMDLL_CKO, cko);
  1941. mdelay(1);
  1942. cko &= ~(MDLL_CKO__MCKOA_RESET | MDLL_CKO__MCKOB_RESET);
  1943. OUTPLL(pllMDLL_CKO, cko);
  1944. mdelay(5);
  1945. cka &= ~(MDLL_RDCKA__MRDCKA0_SLEEP | MDLL_RDCKA__MRDCKA1_SLEEP);
  1946. OUTPLL(pllMDLL_RDCKA, cka);
  1947. mdelay(1);
  1948. cka &= ~(MDLL_RDCKA__MRDCKA0_RESET | MDLL_RDCKA__MRDCKA1_RESET);
  1949. OUTPLL(pllMDLL_RDCKA, cka);
  1950. mdelay(5);
  1951. ckb &= ~(MDLL_RDCKB__MRDCKB0_SLEEP | MDLL_RDCKB__MRDCKB1_SLEEP);
  1952. OUTPLL(pllMDLL_RDCKB, ckb);
  1953. mdelay(1);
  1954. ckb &= ~(MDLL_RDCKB__MRDCKB0_RESET | MDLL_RDCKB__MRDCKB1_RESET);
  1955. OUTPLL(pllMDLL_RDCKB, ckb);
  1956. mdelay(5);
  1957. OUTMC(rinfo, ixMC_CHP_IO_CNTL_A1, 0x151550ff);
  1958. OUTREG(MC_IND_INDEX, 0);
  1959. OUTMC(rinfo, ixMC_CHP_IO_CNTL_B1, 0x151550ff);
  1960. OUTREG(MC_IND_INDEX, 0);
  1961. mdelay(1);
  1962. OUTMC(rinfo, ixMC_CHP_IO_CNTL_A1, 0x141550ff);
  1963. OUTREG(MC_IND_INDEX, 0);
  1964. OUTMC(rinfo, ixMC_CHP_IO_CNTL_B1, 0x141550ff);
  1965. OUTREG(MC_IND_INDEX, 0);
  1966. mdelay(1);
  1967. OUTPLL(pllHTOTAL_CNTL, 0);
  1968. OUTPLL(pllHTOTAL2_CNTL, 0);
  1969. OUTREG(MEM_CNTL, 0x29002901);
  1970. OUTREG(MEM_SDRAM_MODE_REG, 0x45320032); /* XXX use save_regs[35]? */
  1971. OUTREG(EXT_MEM_CNTL, 0x1a394333);
  1972. OUTREG(MEM_IO_CNTL_A1, 0x0aac0aac);
  1973. OUTREG(MEM_INIT_LATENCY_TIMER, 0x34444444);
  1974. OUTREG(MEM_REFRESH_CNTL, 0x1f1f7218); /* XXX or save_regs[42]? */
  1975. OUTREG(MC_DEBUG, 0);
  1976. OUTREG(MEM_IO_OE_CNTL, 0x04300430);
  1977. OUTMC(rinfo, ixMC_IMP_CNTL, 0x00f460d6);
  1978. OUTREG(MC_IND_INDEX, 0);
  1979. OUTMC(rinfo, ixMC_IMP_CNTL_0, 0x00009249);
  1980. OUTREG(MC_IND_INDEX, 0);
  1981. OUTREG(CONFIG_MEMSIZE, rinfo->video_ram);
  1982. radeon_pm_full_reset_sdram(rinfo);
  1983. INREG(FP_GEN_CNTL);
  1984. OUTREG(TMDS_CNTL, 0x01000000); /* XXX ? */
  1985. tmp = INREG(FP_GEN_CNTL);
  1986. tmp |= FP_CRTC_DONT_SHADOW_HEND | FP_CRTC_DONT_SHADOW_VPAR | 0x200;
  1987. OUTREG(FP_GEN_CNTL, tmp);
  1988. tmp = INREG(DISP_OUTPUT_CNTL);
  1989. tmp &= ~0x400;
  1990. OUTREG(DISP_OUTPUT_CNTL, tmp);
  1991. OUTPLL(CLK_PIN_CNTL, rinfo->save_regs[4]);
  1992. OUTPLL(CLK_PWRMGT_CNTL, rinfo->save_regs[1]);
  1993. OUTPLL(PLL_PWRMGT_CNTL, rinfo->save_regs[0]);
  1994. tmp = INPLL(MCLK_MISC);
  1995. tmp |= MCLK_MISC__MC_MCLK_DYN_ENABLE | MCLK_MISC__IO_MCLK_DYN_ENABLE;
  1996. OUTPLL(MCLK_MISC, tmp);
  1997. tmp = INPLL(SCLK_CNTL);
  1998. OUTPLL(SCLK_CNTL, tmp);
  1999. OUTREG(CRTC_MORE_CNTL, 0);
  2000. OUTREG8(CRTC_GEN_CNTL+1, 6);
  2001. OUTREG8(CRTC_GEN_CNTL+3, 1);
  2002. OUTREG(CRTC_PITCH, 32);
  2003. tmp = INPLL(VCLK_ECP_CNTL);
  2004. OUTPLL(VCLK_ECP_CNTL, tmp);
  2005. tmp = INPLL(PPLL_CNTL);
  2006. OUTPLL(PPLL_CNTL, tmp);
  2007. /* palette stuff and BIOS_1_SCRATCH... */
  2008. tmp = INREG(FP_GEN_CNTL);
  2009. tmp2 = INREG(TMDS_TRANSMITTER_CNTL);
  2010. tmp |= 2;
  2011. OUTREG(FP_GEN_CNTL, tmp);
  2012. mdelay(5);
  2013. OUTREG(FP_GEN_CNTL, tmp);
  2014. mdelay(5);
  2015. OUTREG(TMDS_TRANSMITTER_CNTL, tmp2);
  2016. OUTREG(CRTC_MORE_CNTL, 0);
  2017. mdelay(20);
  2018. tmp = INREG(CRTC_MORE_CNTL);
  2019. OUTREG(CRTC_MORE_CNTL, tmp);
  2020. cgc = INREG(CRTC_GEN_CNTL);
  2021. cec = INREG(CRTC_EXT_CNTL);
  2022. c2gc = INREG(CRTC2_GEN_CNTL);
  2023. OUTREG(CRTC_H_SYNC_STRT_WID, 0x008e0580);
  2024. OUTREG(CRTC_H_TOTAL_DISP, 0x009f00d2);
  2025. OUTREG8(CLOCK_CNTL_INDEX, HTOTAL_CNTL + PLL_WR_EN);
  2026. radeon_pll_errata_after_index(rinfo);
  2027. OUTREG8(CLOCK_CNTL_DATA, 0);
  2028. radeon_pll_errata_after_data(rinfo);
  2029. OUTREG(CRTC_V_SYNC_STRT_WID, 0x00830403);
  2030. OUTREG(CRTC_V_TOTAL_DISP, 0x03ff0429);
  2031. OUTREG(FP_CRTC_H_TOTAL_DISP, 0x009f0033);
  2032. OUTREG(FP_H_SYNC_STRT_WID, 0x008e0080);
  2033. OUTREG(CRT_CRTC_H_SYNC_STRT_WID, 0x008e0080);
  2034. OUTREG(FP_CRTC_V_TOTAL_DISP, 0x03ff002a);
  2035. OUTREG(FP_V_SYNC_STRT_WID, 0x00830004);
  2036. OUTREG(CRT_CRTC_V_SYNC_STRT_WID, 0x00830004);
  2037. OUTREG(FP_HORZ_VERT_ACTIVE, 0x009f03ff);
  2038. OUTREG(FP_HORZ_STRETCH, 0);
  2039. OUTREG(FP_VERT_STRETCH, 0);
  2040. OUTREG(OVR_CLR, 0);
  2041. OUTREG(OVR_WID_LEFT_RIGHT, 0);
  2042. OUTREG(OVR_WID_TOP_BOTTOM, 0);
  2043. tmp = INPLL(PPLL_REF_DIV);
  2044. tmp = (tmp & ~PPLL_REF_DIV_MASK) | rinfo->pll.ref_div;
  2045. OUTPLL(PPLL_REF_DIV, tmp);
  2046. INPLL(PPLL_REF_DIV);
  2047. OUTREG8(CLOCK_CNTL_INDEX, PPLL_CNTL + PLL_WR_EN);
  2048. radeon_pll_errata_after_index(rinfo);
  2049. OUTREG8(CLOCK_CNTL_DATA + 1, 0xbc);
  2050. radeon_pll_errata_after_data(rinfo);
  2051. tmp = INREG(CLOCK_CNTL_INDEX);
  2052. radeon_pll_errata_after_index(rinfo);
  2053. OUTREG(CLOCK_CNTL_INDEX, tmp & 0xff);
  2054. radeon_pll_errata_after_index(rinfo);
  2055. radeon_pll_errata_after_data(rinfo);
  2056. OUTPLL(PPLL_DIV_0, 0x48090);
  2057. tmp = INPLL(PPLL_CNTL);
  2058. OUTPLL(PPLL_CNTL, tmp & ~0x2);
  2059. mdelay(1);
  2060. tmp = INPLL(PPLL_CNTL);
  2061. OUTPLL(PPLL_CNTL, tmp & ~0x1);
  2062. mdelay(10);
  2063. tmp = INPLL(VCLK_ECP_CNTL);
  2064. OUTPLL(VCLK_ECP_CNTL, tmp | 3);
  2065. mdelay(1);
  2066. tmp = INPLL(VCLK_ECP_CNTL);
  2067. OUTPLL(VCLK_ECP_CNTL, tmp);
  2068. c2gc |= CRTC2_DISP_REQ_EN_B;
  2069. OUTREG(CRTC2_GEN_CNTL, c2gc);
  2070. cgc |= CRTC_EN;
  2071. OUTREG(CRTC_GEN_CNTL, cgc);
  2072. OUTREG(CRTC_EXT_CNTL, cec);
  2073. OUTREG(CRTC_PITCH, 0xa0);
  2074. OUTREG(CRTC_OFFSET, 0);
  2075. OUTREG(CRTC_OFFSET_CNTL, 0);
  2076. OUTREG(GRPH_BUFFER_CNTL, 0x20117c7c);
  2077. OUTREG(GRPH2_BUFFER_CNTL, 0x00205c5c);
  2078. tmp2 = INREG(FP_GEN_CNTL);
  2079. tmp = INREG(TMDS_TRANSMITTER_CNTL);
  2080. OUTREG(0x2a8, 0x0000061b);
  2081. tmp |= TMDS_PLL_EN;
  2082. OUTREG(TMDS_TRANSMITTER_CNTL, tmp);
  2083. mdelay(1);
  2084. tmp &= ~TMDS_PLLRST;
  2085. OUTREG(TMDS_TRANSMITTER_CNTL, tmp);
  2086. tmp2 &= ~2;
  2087. tmp2 |= FP_TMDS_EN;
  2088. OUTREG(FP_GEN_CNTL, tmp2);
  2089. mdelay(5);
  2090. tmp2 |= FP_FPON;
  2091. OUTREG(FP_GEN_CNTL, tmp2);
  2092. OUTREG(CUR_HORZ_VERT_OFF, CUR_LOCK | 1);
  2093. cgc = INREG(CRTC_GEN_CNTL);
  2094. OUTREG(CUR_HORZ_VERT_POSN, 0xbfff0fff);
  2095. cgc |= 0x10000;
  2096. OUTREG(CUR_OFFSET, 0);
  2097. }
  2098. #endif /* 0 */
  2099. #endif /* CONFIG_PPC_OF */
  2100. static void radeon_set_suspend(struct radeonfb_info *rinfo, int suspend)
  2101. {
  2102. u16 pwr_cmd;
  2103. u32 tmp;
  2104. int i;
  2105. if (!rinfo->pm_reg)
  2106. return;
  2107. /* Set the chip into appropriate suspend mode (we use D2,
  2108. * D3 would require a compete re-initialization of the chip,
  2109. * including PCI config registers, clocks, AGP conf, ...)
  2110. */
  2111. if (suspend) {
  2112. printk(KERN_DEBUG "radeonfb (%s): switching to D2 state...\n",
  2113. pci_name(rinfo->pdev));
  2114. /* Disable dynamic power management of clocks for the
  2115. * duration of the suspend/resume process
  2116. */
  2117. radeon_pm_disable_dynamic_mode(rinfo);
  2118. /* Save some registers */
  2119. radeon_pm_save_regs(rinfo, 0);
  2120. /* Prepare mobility chips for suspend.
  2121. */
  2122. if (rinfo->is_mobility) {
  2123. /* Program V2CLK */
  2124. radeon_pm_program_v2clk(rinfo);
  2125. /* Disable IO PADs */
  2126. radeon_pm_disable_iopad(rinfo);
  2127. /* Set low current */
  2128. radeon_pm_low_current(rinfo);
  2129. /* Prepare chip for power management */
  2130. radeon_pm_setup_for_suspend(rinfo);
  2131. if (rinfo->family <= CHIP_FAMILY_RV280) {
  2132. /* Reset the MDLL */
  2133. /* because both INPLL and OUTPLL take the same
  2134. * lock, that's why. */
  2135. tmp = INPLL( pllMDLL_CKO) | MDLL_CKO__MCKOA_RESET
  2136. | MDLL_CKO__MCKOB_RESET;
  2137. OUTPLL( pllMDLL_CKO, tmp );
  2138. }
  2139. }
  2140. for (i = 0; i < 64; ++i)
  2141. pci_read_config_dword(rinfo->pdev, i * 4,
  2142. &rinfo->cfg_save[i]);
  2143. /* Switch PCI power management to D2. */
  2144. pci_disable_device(rinfo->pdev);
  2145. for (;;) {
  2146. pci_read_config_word(
  2147. rinfo->pdev, rinfo->pm_reg+PCI_PM_CTRL,
  2148. &pwr_cmd);
  2149. if (pwr_cmd & 2)
  2150. break;
  2151. pci_write_config_word(
  2152. rinfo->pdev, rinfo->pm_reg+PCI_PM_CTRL,
  2153. (pwr_cmd & ~PCI_PM_CTRL_STATE_MASK) | 2);
  2154. mdelay(500);
  2155. }
  2156. } else {
  2157. printk(KERN_DEBUG "radeonfb (%s): switching to D0 state...\n",
  2158. pci_name(rinfo->pdev));
  2159. /* Switch back PCI powermanagment to D0 */
  2160. mdelay(200);
  2161. pci_write_config_word(rinfo->pdev, rinfo->pm_reg+PCI_PM_CTRL, 0);
  2162. mdelay(500);
  2163. if (rinfo->family <= CHIP_FAMILY_RV250) {
  2164. /* Reset the SDRAM controller */
  2165. radeon_pm_full_reset_sdram(rinfo);
  2166. /* Restore some registers */
  2167. radeon_pm_restore_regs(rinfo);
  2168. } else {
  2169. /* Restore registers first */
  2170. radeon_pm_restore_regs(rinfo);
  2171. /* init sdram controller */
  2172. radeon_pm_full_reset_sdram(rinfo);
  2173. }
  2174. }
  2175. }
  2176. static int radeon_restore_pci_cfg(struct radeonfb_info *rinfo)
  2177. {
  2178. int i;
  2179. static u32 radeon_cfg_after_resume[64];
  2180. for (i = 0; i < 64; ++i)
  2181. pci_read_config_dword(rinfo->pdev, i * 4,
  2182. &radeon_cfg_after_resume[i]);
  2183. if (radeon_cfg_after_resume[PCI_BASE_ADDRESS_0/4]
  2184. == rinfo->cfg_save[PCI_BASE_ADDRESS_0/4])
  2185. return 0; /* assume everything is ok */
  2186. for (i = PCI_BASE_ADDRESS_0/4; i < 64; ++i) {
  2187. if (radeon_cfg_after_resume[i] != rinfo->cfg_save[i])
  2188. pci_write_config_dword(rinfo->pdev, i * 4,
  2189. rinfo->cfg_save[i]);
  2190. }
  2191. pci_write_config_word(rinfo->pdev, PCI_CACHE_LINE_SIZE,
  2192. rinfo->cfg_save[PCI_CACHE_LINE_SIZE/4]);
  2193. pci_write_config_word(rinfo->pdev, PCI_COMMAND,
  2194. rinfo->cfg_save[PCI_COMMAND/4]);
  2195. return 1;
  2196. }
  2197. int radeonfb_pci_suspend(struct pci_dev *pdev, pm_message_t mesg)
  2198. {
  2199. struct fb_info *info = pci_get_drvdata(pdev);
  2200. struct radeonfb_info *rinfo = info->par;
  2201. int i;
  2202. if (mesg.event == pdev->dev.power.power_state.event)
  2203. return 0;
  2204. printk(KERN_DEBUG "radeonfb (%s): suspending for event: %d...\n",
  2205. pci_name(pdev), mesg.event);
  2206. /* For suspend-to-disk, we cheat here. We don't suspend anything and
  2207. * let fbcon continue drawing until we are all set. That shouldn't
  2208. * really cause any problem at this point, provided that the wakeup
  2209. * code knows that any state in memory may not match the HW
  2210. */
  2211. switch (mesg.event) {
  2212. case PM_EVENT_FREEZE: /* about to take snapshot */
  2213. case PM_EVENT_PRETHAW: /* before restoring snapshot */
  2214. goto done;
  2215. }
  2216. acquire_console_sem();
  2217. fb_set_suspend(info, 1);
  2218. if (!(info->flags & FBINFO_HWACCEL_DISABLED)) {
  2219. /* Make sure engine is reset */
  2220. radeon_engine_idle();
  2221. radeonfb_engine_reset(rinfo);
  2222. radeon_engine_idle();
  2223. }
  2224. /* Blank display and LCD */
  2225. radeon_screen_blank(rinfo, FB_BLANK_POWERDOWN, 1);
  2226. /* Sleep */
  2227. rinfo->asleep = 1;
  2228. rinfo->lock_blank = 1;
  2229. del_timer_sync(&rinfo->lvds_timer);
  2230. #ifdef CONFIG_PPC_PMAC
  2231. /* On powermac, we have hooks to properly suspend/resume AGP now,
  2232. * use them here. We'll ultimately need some generic support here,
  2233. * but the generic code isn't quite ready for that yet
  2234. */
  2235. pmac_suspend_agp_for_card(pdev);
  2236. #endif /* CONFIG_PPC_PMAC */
  2237. /* If we support wakeup from poweroff, we save all regs we can including cfg
  2238. * space
  2239. */
  2240. if (rinfo->pm_mode & radeon_pm_off) {
  2241. /* Always disable dynamic clocks or weird things are happening when
  2242. * the chip goes off (basically the panel doesn't shut down properly
  2243. * and we crash on wakeup),
  2244. * also, we want the saved regs context to have no dynamic clocks in
  2245. * it, we'll restore the dynamic clocks state on wakeup
  2246. */
  2247. radeon_pm_disable_dynamic_mode(rinfo);
  2248. mdelay(50);
  2249. radeon_pm_save_regs(rinfo, 1);
  2250. if (rinfo->is_mobility && !(rinfo->pm_mode & radeon_pm_d2)) {
  2251. /* Switch off LVDS interface */
  2252. mdelay(1);
  2253. OUTREG(LVDS_GEN_CNTL, INREG(LVDS_GEN_CNTL) & ~(LVDS_BL_MOD_EN));
  2254. mdelay(1);
  2255. OUTREG(LVDS_GEN_CNTL, INREG(LVDS_GEN_CNTL) & ~(LVDS_EN | LVDS_ON));
  2256. OUTREG(LVDS_PLL_CNTL, (INREG(LVDS_PLL_CNTL) & ~30000) | 0x20000);
  2257. mdelay(20);
  2258. OUTREG(LVDS_GEN_CNTL, INREG(LVDS_GEN_CNTL) & ~(LVDS_DIGON));
  2259. }
  2260. // FIXME: Use PCI layer
  2261. for (i = 0; i < 64; ++i)
  2262. pci_read_config_dword(pdev, i * 4, &rinfo->cfg_save[i]);
  2263. pci_disable_device(pdev);
  2264. }
  2265. /* If we support D2, we go to it (should be fixed later with a flag forcing
  2266. * D3 only for some laptops)
  2267. */
  2268. if (rinfo->pm_mode & radeon_pm_d2)
  2269. radeon_set_suspend(rinfo, 1);
  2270. release_console_sem();
  2271. done:
  2272. pdev->dev.power.power_state = mesg;
  2273. return 0;
  2274. }
  2275. int radeonfb_pci_resume(struct pci_dev *pdev)
  2276. {
  2277. struct fb_info *info = pci_get_drvdata(pdev);
  2278. struct radeonfb_info *rinfo = info->par;
  2279. int rc = 0;
  2280. if (pdev->dev.power.power_state.event == PM_EVENT_ON)
  2281. return 0;
  2282. if (rinfo->no_schedule) {
  2283. if (try_acquire_console_sem())
  2284. return 0;
  2285. } else
  2286. acquire_console_sem();
  2287. printk(KERN_DEBUG "radeonfb (%s): resuming from state: %d...\n",
  2288. pci_name(pdev), pdev->dev.power.power_state.event);
  2289. if (pci_enable_device(pdev)) {
  2290. rc = -ENODEV;
  2291. printk(KERN_ERR "radeonfb (%s): can't enable PCI device !\n",
  2292. pci_name(pdev));
  2293. goto bail;
  2294. }
  2295. pci_set_master(pdev);
  2296. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
  2297. /* Wakeup chip. Check from config space if we were powered off
  2298. * (todo: additionally, check CLK_PIN_CNTL too)
  2299. */
  2300. if ((rinfo->pm_mode & radeon_pm_off) && radeon_restore_pci_cfg(rinfo)) {
  2301. if (rinfo->reinit_func != NULL)
  2302. rinfo->reinit_func(rinfo);
  2303. else {
  2304. printk(KERN_ERR "radeonfb (%s): can't resume radeon from"
  2305. " D3 cold, need softboot !", pci_name(pdev));
  2306. rc = -EIO;
  2307. goto bail;
  2308. }
  2309. }
  2310. /* If we support D2, try to resume... we should check what was our
  2311. * state though... (were we really in D2 state ?). Right now, this code
  2312. * is only enable on Macs so it's fine.
  2313. */
  2314. else if (rinfo->pm_mode & radeon_pm_d2)
  2315. radeon_set_suspend(rinfo, 0);
  2316. rinfo->asleep = 0;
  2317. } else
  2318. radeon_engine_idle();
  2319. /* Restore display & engine */
  2320. radeon_write_mode (rinfo, &rinfo->state, 1);
  2321. if (!(info->flags & FBINFO_HWACCEL_DISABLED))
  2322. radeonfb_engine_init (rinfo);
  2323. fb_pan_display(info, &info->var);
  2324. fb_set_cmap(&info->cmap, info);
  2325. /* Refresh */
  2326. fb_set_suspend(info, 0);
  2327. /* Unblank */
  2328. rinfo->lock_blank = 0;
  2329. radeon_screen_blank(rinfo, FB_BLANK_UNBLANK, 1);
  2330. #ifdef CONFIG_PPC_PMAC
  2331. /* On powermac, we have hooks to properly suspend/resume AGP now,
  2332. * use them here. We'll ultimately need some generic support here,
  2333. * but the generic code isn't quite ready for that yet
  2334. */
  2335. pmac_resume_agp_for_card(pdev);
  2336. #endif /* CONFIG_PPC_PMAC */
  2337. /* Check status of dynclk */
  2338. if (rinfo->dynclk == 1)
  2339. radeon_pm_enable_dynamic_mode(rinfo);
  2340. else if (rinfo->dynclk == 0)
  2341. radeon_pm_disable_dynamic_mode(rinfo);
  2342. pdev->dev.power.power_state = PMSG_ON;
  2343. bail:
  2344. release_console_sem();
  2345. return rc;
  2346. }
  2347. #ifdef CONFIG_PPC_OF
  2348. static void radeonfb_early_resume(void *data)
  2349. {
  2350. struct radeonfb_info *rinfo = data;
  2351. rinfo->no_schedule = 1;
  2352. radeonfb_pci_resume(rinfo->pdev);
  2353. rinfo->no_schedule = 0;
  2354. }
  2355. #endif /* CONFIG_PPC_OF */
  2356. #endif /* CONFIG_PM */
  2357. void radeonfb_pm_init(struct radeonfb_info *rinfo, int dynclk, int ignore_devlist, int force_sleep)
  2358. {
  2359. /* Find PM registers in config space if any*/
  2360. rinfo->pm_reg = pci_find_capability(rinfo->pdev, PCI_CAP_ID_PM);
  2361. /* Enable/Disable dynamic clocks: TODO add sysfs access */
  2362. if (rinfo->family == CHIP_FAMILY_RS480)
  2363. rinfo->dynclk = -1;
  2364. else
  2365. rinfo->dynclk = dynclk;
  2366. if (rinfo->dynclk == 1) {
  2367. radeon_pm_enable_dynamic_mode(rinfo);
  2368. printk("radeonfb: Dynamic Clock Power Management enabled\n");
  2369. } else if (rinfo->dynclk == 0) {
  2370. radeon_pm_disable_dynamic_mode(rinfo);
  2371. printk("radeonfb: Dynamic Clock Power Management disabled\n");
  2372. }
  2373. #if defined(CONFIG_PM)
  2374. #if defined(CONFIG_PPC_PMAC)
  2375. /* Check if we can power manage on suspend/resume. We can do
  2376. * D2 on M6, M7 and M9, and we can resume from D3 cold a few other
  2377. * "Mac" cards, but that's all. We need more infos about what the
  2378. * BIOS does tho. Right now, all this PM stuff is pmac-only for that
  2379. * reason. --BenH
  2380. */
  2381. if (machine_is(powermac) && rinfo->of_node) {
  2382. if (rinfo->is_mobility && rinfo->pm_reg &&
  2383. rinfo->family <= CHIP_FAMILY_RV250)
  2384. rinfo->pm_mode |= radeon_pm_d2;
  2385. /* We can restart Jasper (M10 chip in albooks), BlueStone (7500 chip
  2386. * in some desktop G4s), Via (M9+ chip on iBook G4) and
  2387. * Snowy (M11 chip on iBook G4 manufactured after July 2005)
  2388. */
  2389. if (!strcmp(rinfo->of_node->name, "ATY,JasperParent") ||
  2390. !strcmp(rinfo->of_node->name, "ATY,SnowyParent")) {
  2391. rinfo->reinit_func = radeon_reinitialize_M10;
  2392. rinfo->pm_mode |= radeon_pm_off;
  2393. }
  2394. #if 0 /* Not ready yet */
  2395. if (!strcmp(rinfo->of_node->name, "ATY,BlueStoneParent")) {
  2396. rinfo->reinit_func = radeon_reinitialize_QW;
  2397. rinfo->pm_mode |= radeon_pm_off;
  2398. }
  2399. #endif
  2400. if (!strcmp(rinfo->of_node->name, "ATY,ViaParent")) {
  2401. rinfo->reinit_func = radeon_reinitialize_M9P;
  2402. rinfo->pm_mode |= radeon_pm_off;
  2403. }
  2404. /* If any of the above is set, we assume the machine can sleep/resume.
  2405. * It's a bit of a "shortcut" but will work fine. Ideally, we need infos
  2406. * from the platform about what happens to the chip...
  2407. * Now we tell the platform about our capability
  2408. */
  2409. if (rinfo->pm_mode != radeon_pm_none) {
  2410. pmac_call_feature(PMAC_FTR_DEVICE_CAN_WAKE, rinfo->of_node, 0, 1);
  2411. pmac_set_early_video_resume(radeonfb_early_resume, rinfo);
  2412. }
  2413. #if 0
  2414. /* Power down TV DAC, taht saves a significant amount of power,
  2415. * we'll have something better once we actually have some TVOut
  2416. * support
  2417. */
  2418. OUTREG(TV_DAC_CNTL, INREG(TV_DAC_CNTL) | 0x07000000);
  2419. #endif
  2420. }
  2421. #endif /* defined(CONFIG_PPC_PMAC) */
  2422. #endif /* defined(CONFIG_PM) */
  2423. if (ignore_devlist)
  2424. printk(KERN_DEBUG
  2425. "radeonfb: skipping test for device workarounds\n");
  2426. else
  2427. radeon_apply_workarounds(rinfo);
  2428. if (force_sleep) {
  2429. printk(KERN_DEBUG
  2430. "radeonfb: forcefully enabling D2 sleep mode\n");
  2431. rinfo->pm_mode |= radeon_pm_d2;
  2432. }
  2433. }
  2434. void radeonfb_pm_exit(struct radeonfb_info *rinfo)
  2435. {
  2436. #if defined(CONFIG_PM) && defined(CONFIG_PPC_PMAC)
  2437. if (rinfo->pm_mode != radeon_pm_none)
  2438. pmac_set_early_video_resume(NULL, NULL);
  2439. #endif
  2440. }