musbhsdma.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433
  1. /*
  2. * MUSB OTG driver - support for Mentor's DMA controller
  3. *
  4. * Copyright 2005 Mentor Graphics Corporation
  5. * Copyright (C) 2005-2007 by Texas Instruments
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * version 2 as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  19. * 02110-1301 USA
  20. *
  21. * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
  22. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  23. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  24. * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
  25. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  26. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  27. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  28. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  29. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  30. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  31. *
  32. */
  33. #include <linux/device.h>
  34. #include <linux/interrupt.h>
  35. #include <linux/platform_device.h>
  36. #include "musb_core.h"
  37. #if defined(CONFIG_ARCH_OMAP2430) || defined(CONFIG_ARCH_OMAP3430)
  38. #include "omap2430.h"
  39. #endif
  40. #define MUSB_HSDMA_BASE 0x200
  41. #define MUSB_HSDMA_INTR (MUSB_HSDMA_BASE + 0)
  42. #define MUSB_HSDMA_CONTROL 0x4
  43. #define MUSB_HSDMA_ADDRESS 0x8
  44. #define MUSB_HSDMA_COUNT 0xc
  45. #define MUSB_HSDMA_CHANNEL_OFFSET(_bChannel, _offset) \
  46. (MUSB_HSDMA_BASE + (_bChannel << 4) + _offset)
  47. /* control register (16-bit): */
  48. #define MUSB_HSDMA_ENABLE_SHIFT 0
  49. #define MUSB_HSDMA_TRANSMIT_SHIFT 1
  50. #define MUSB_HSDMA_MODE1_SHIFT 2
  51. #define MUSB_HSDMA_IRQENABLE_SHIFT 3
  52. #define MUSB_HSDMA_ENDPOINT_SHIFT 4
  53. #define MUSB_HSDMA_BUSERROR_SHIFT 8
  54. #define MUSB_HSDMA_BURSTMODE_SHIFT 9
  55. #define MUSB_HSDMA_BURSTMODE (3 << MUSB_HSDMA_BURSTMODE_SHIFT)
  56. #define MUSB_HSDMA_BURSTMODE_UNSPEC 0
  57. #define MUSB_HSDMA_BURSTMODE_INCR4 1
  58. #define MUSB_HSDMA_BURSTMODE_INCR8 2
  59. #define MUSB_HSDMA_BURSTMODE_INCR16 3
  60. #define MUSB_HSDMA_CHANNELS 8
  61. struct musb_dma_controller;
  62. struct musb_dma_channel {
  63. struct dma_channel Channel;
  64. struct musb_dma_controller *controller;
  65. u32 dwStartAddress;
  66. u32 len;
  67. u16 wMaxPacketSize;
  68. u8 bIndex;
  69. u8 epnum;
  70. u8 transmit;
  71. };
  72. struct musb_dma_controller {
  73. struct dma_controller Controller;
  74. struct musb_dma_channel aChannel[MUSB_HSDMA_CHANNELS];
  75. void *pDmaPrivate;
  76. void __iomem *pCoreBase;
  77. u8 bChannelCount;
  78. u8 bmUsedChannels;
  79. u8 irq;
  80. };
  81. static int dma_controller_start(struct dma_controller *c)
  82. {
  83. /* nothing to do */
  84. return 0;
  85. }
  86. static void dma_channel_release(struct dma_channel *pChannel);
  87. static int dma_controller_stop(struct dma_controller *c)
  88. {
  89. struct musb_dma_controller *controller =
  90. container_of(c, struct musb_dma_controller, Controller);
  91. struct musb *musb = (struct musb *) controller->pDmaPrivate;
  92. struct dma_channel *pChannel;
  93. u8 bBit;
  94. if (controller->bmUsedChannels != 0) {
  95. dev_err(musb->controller,
  96. "Stopping DMA controller while channel active\n");
  97. for (bBit = 0; bBit < MUSB_HSDMA_CHANNELS; bBit++) {
  98. if (controller->bmUsedChannels & (1 << bBit)) {
  99. pChannel = &controller->aChannel[bBit].Channel;
  100. dma_channel_release(pChannel);
  101. if (!controller->bmUsedChannels)
  102. break;
  103. }
  104. }
  105. }
  106. return 0;
  107. }
  108. static struct dma_channel *dma_channel_allocate(struct dma_controller *c,
  109. struct musb_hw_ep *hw_ep, u8 transmit)
  110. {
  111. u8 bBit;
  112. struct dma_channel *pChannel = NULL;
  113. struct musb_dma_channel *pImplChannel = NULL;
  114. struct musb_dma_controller *controller =
  115. container_of(c, struct musb_dma_controller, Controller);
  116. for (bBit = 0; bBit < MUSB_HSDMA_CHANNELS; bBit++) {
  117. if (!(controller->bmUsedChannels & (1 << bBit))) {
  118. controller->bmUsedChannels |= (1 << bBit);
  119. pImplChannel = &(controller->aChannel[bBit]);
  120. pImplChannel->controller = controller;
  121. pImplChannel->bIndex = bBit;
  122. pImplChannel->epnum = hw_ep->epnum;
  123. pImplChannel->transmit = transmit;
  124. pChannel = &(pImplChannel->Channel);
  125. pChannel->private_data = pImplChannel;
  126. pChannel->status = MUSB_DMA_STATUS_FREE;
  127. pChannel->max_len = 0x10000;
  128. /* Tx => mode 1; Rx => mode 0 */
  129. pChannel->desired_mode = transmit;
  130. pChannel->actual_len = 0;
  131. break;
  132. }
  133. }
  134. return pChannel;
  135. }
  136. static void dma_channel_release(struct dma_channel *pChannel)
  137. {
  138. struct musb_dma_channel *pImplChannel =
  139. (struct musb_dma_channel *) pChannel->private_data;
  140. pChannel->actual_len = 0;
  141. pImplChannel->dwStartAddress = 0;
  142. pImplChannel->len = 0;
  143. pImplChannel->controller->bmUsedChannels &=
  144. ~(1 << pImplChannel->bIndex);
  145. pChannel->status = MUSB_DMA_STATUS_UNKNOWN;
  146. }
  147. static void configure_channel(struct dma_channel *pChannel,
  148. u16 packet_sz, u8 mode,
  149. dma_addr_t dma_addr, u32 len)
  150. {
  151. struct musb_dma_channel *pImplChannel =
  152. (struct musb_dma_channel *) pChannel->private_data;
  153. struct musb_dma_controller *controller = pImplChannel->controller;
  154. void __iomem *mbase = controller->pCoreBase;
  155. u8 bChannel = pImplChannel->bIndex;
  156. u16 csr = 0;
  157. DBG(4, "%p, pkt_sz %d, addr 0x%x, len %d, mode %d\n",
  158. pChannel, packet_sz, dma_addr, len, mode);
  159. if (mode) {
  160. csr |= 1 << MUSB_HSDMA_MODE1_SHIFT;
  161. BUG_ON(len < packet_sz);
  162. if (packet_sz >= 64) {
  163. csr |= MUSB_HSDMA_BURSTMODE_INCR16
  164. << MUSB_HSDMA_BURSTMODE_SHIFT;
  165. } else if (packet_sz >= 32) {
  166. csr |= MUSB_HSDMA_BURSTMODE_INCR8
  167. << MUSB_HSDMA_BURSTMODE_SHIFT;
  168. } else if (packet_sz >= 16) {
  169. csr |= MUSB_HSDMA_BURSTMODE_INCR4
  170. << MUSB_HSDMA_BURSTMODE_SHIFT;
  171. }
  172. }
  173. csr |= (pImplChannel->epnum << MUSB_HSDMA_ENDPOINT_SHIFT)
  174. | (1 << MUSB_HSDMA_ENABLE_SHIFT)
  175. | (1 << MUSB_HSDMA_IRQENABLE_SHIFT)
  176. | (pImplChannel->transmit
  177. ? (1 << MUSB_HSDMA_TRANSMIT_SHIFT)
  178. : 0);
  179. /* address/count */
  180. musb_writel(mbase,
  181. MUSB_HSDMA_CHANNEL_OFFSET(bChannel, MUSB_HSDMA_ADDRESS),
  182. dma_addr);
  183. musb_writel(mbase,
  184. MUSB_HSDMA_CHANNEL_OFFSET(bChannel, MUSB_HSDMA_COUNT),
  185. len);
  186. /* control (this should start things) */
  187. musb_writew(mbase,
  188. MUSB_HSDMA_CHANNEL_OFFSET(bChannel, MUSB_HSDMA_CONTROL),
  189. csr);
  190. }
  191. static int dma_channel_program(struct dma_channel *pChannel,
  192. u16 packet_sz, u8 mode,
  193. dma_addr_t dma_addr, u32 len)
  194. {
  195. struct musb_dma_channel *pImplChannel =
  196. (struct musb_dma_channel *) pChannel->private_data;
  197. DBG(2, "ep%d-%s pkt_sz %d, dma_addr 0x%x length %d, mode %d\n",
  198. pImplChannel->epnum,
  199. pImplChannel->transmit ? "Tx" : "Rx",
  200. packet_sz, dma_addr, len, mode);
  201. BUG_ON(pChannel->status == MUSB_DMA_STATUS_UNKNOWN ||
  202. pChannel->status == MUSB_DMA_STATUS_BUSY);
  203. pChannel->actual_len = 0;
  204. pImplChannel->dwStartAddress = dma_addr;
  205. pImplChannel->len = len;
  206. pImplChannel->wMaxPacketSize = packet_sz;
  207. pChannel->status = MUSB_DMA_STATUS_BUSY;
  208. if ((mode == 1) && (len >= packet_sz))
  209. configure_channel(pChannel, packet_sz, 1, dma_addr, len);
  210. else
  211. configure_channel(pChannel, packet_sz, 0, dma_addr, len);
  212. return true;
  213. }
  214. static int dma_channel_abort(struct dma_channel *pChannel)
  215. {
  216. struct musb_dma_channel *pImplChannel =
  217. (struct musb_dma_channel *) pChannel->private_data;
  218. u8 bChannel = pImplChannel->bIndex;
  219. void __iomem *mbase = pImplChannel->controller->pCoreBase;
  220. u16 csr;
  221. if (pChannel->status == MUSB_DMA_STATUS_BUSY) {
  222. if (pImplChannel->transmit) {
  223. csr = musb_readw(mbase,
  224. MUSB_EP_OFFSET(pImplChannel->epnum,
  225. MUSB_TXCSR));
  226. csr &= ~(MUSB_TXCSR_AUTOSET |
  227. MUSB_TXCSR_DMAENAB |
  228. MUSB_TXCSR_DMAMODE);
  229. musb_writew(mbase,
  230. MUSB_EP_OFFSET(pImplChannel->epnum,
  231. MUSB_TXCSR),
  232. csr);
  233. } else {
  234. csr = musb_readw(mbase,
  235. MUSB_EP_OFFSET(pImplChannel->epnum,
  236. MUSB_RXCSR));
  237. csr &= ~(MUSB_RXCSR_AUTOCLEAR |
  238. MUSB_RXCSR_DMAENAB |
  239. MUSB_RXCSR_DMAMODE);
  240. musb_writew(mbase,
  241. MUSB_EP_OFFSET(pImplChannel->epnum,
  242. MUSB_RXCSR),
  243. csr);
  244. }
  245. musb_writew(mbase,
  246. MUSB_HSDMA_CHANNEL_OFFSET(bChannel, MUSB_HSDMA_CONTROL),
  247. 0);
  248. musb_writel(mbase,
  249. MUSB_HSDMA_CHANNEL_OFFSET(bChannel, MUSB_HSDMA_ADDRESS),
  250. 0);
  251. musb_writel(mbase,
  252. MUSB_HSDMA_CHANNEL_OFFSET(bChannel, MUSB_HSDMA_COUNT),
  253. 0);
  254. pChannel->status = MUSB_DMA_STATUS_FREE;
  255. }
  256. return 0;
  257. }
  258. static irqreturn_t dma_controller_irq(int irq, void *private_data)
  259. {
  260. struct musb_dma_controller *controller =
  261. (struct musb_dma_controller *)private_data;
  262. struct musb_dma_channel *pImplChannel;
  263. struct musb *musb = controller->pDmaPrivate;
  264. void __iomem *mbase = controller->pCoreBase;
  265. struct dma_channel *pChannel;
  266. u8 bChannel;
  267. u16 csr;
  268. u32 dwAddress;
  269. u8 int_hsdma;
  270. irqreturn_t retval = IRQ_NONE;
  271. unsigned long flags;
  272. spin_lock_irqsave(&musb->lock, flags);
  273. int_hsdma = musb_readb(mbase, MUSB_HSDMA_INTR);
  274. if (!int_hsdma)
  275. goto done;
  276. for (bChannel = 0; bChannel < MUSB_HSDMA_CHANNELS; bChannel++) {
  277. if (int_hsdma & (1 << bChannel)) {
  278. pImplChannel = (struct musb_dma_channel *)
  279. &(controller->aChannel[bChannel]);
  280. pChannel = &pImplChannel->Channel;
  281. csr = musb_readw(mbase,
  282. MUSB_HSDMA_CHANNEL_OFFSET(bChannel,
  283. MUSB_HSDMA_CONTROL));
  284. if (csr & (1 << MUSB_HSDMA_BUSERROR_SHIFT))
  285. pImplChannel->Channel.status =
  286. MUSB_DMA_STATUS_BUS_ABORT;
  287. else {
  288. u8 devctl;
  289. dwAddress = musb_readl(mbase,
  290. MUSB_HSDMA_CHANNEL_OFFSET(
  291. bChannel,
  292. MUSB_HSDMA_ADDRESS));
  293. pChannel->actual_len = dwAddress
  294. - pImplChannel->dwStartAddress;
  295. DBG(2, "ch %p, 0x%x -> 0x%x (%d / %d) %s\n",
  296. pChannel, pImplChannel->dwStartAddress,
  297. dwAddress, pChannel->actual_len,
  298. pImplChannel->len,
  299. (pChannel->actual_len
  300. < pImplChannel->len) ?
  301. "=> reconfig 0" : "=> complete");
  302. devctl = musb_readb(mbase, MUSB_DEVCTL);
  303. pChannel->status = MUSB_DMA_STATUS_FREE;
  304. /* completed */
  305. if ((devctl & MUSB_DEVCTL_HM)
  306. && (pImplChannel->transmit)
  307. && ((pChannel->desired_mode == 0)
  308. || (pChannel->actual_len &
  309. (pImplChannel->wMaxPacketSize - 1)))
  310. ) {
  311. /* Send out the packet */
  312. musb_ep_select(mbase,
  313. pImplChannel->epnum);
  314. musb_writew(mbase, MUSB_EP_OFFSET(
  315. pImplChannel->epnum,
  316. MUSB_TXCSR),
  317. MUSB_TXCSR_TXPKTRDY);
  318. } else
  319. musb_dma_completion(
  320. musb,
  321. pImplChannel->epnum,
  322. pImplChannel->transmit);
  323. }
  324. }
  325. }
  326. retval = IRQ_HANDLED;
  327. done:
  328. spin_unlock_irqrestore(&musb->lock, flags);
  329. return retval;
  330. }
  331. void dma_controller_destroy(struct dma_controller *c)
  332. {
  333. struct musb_dma_controller *controller;
  334. controller = container_of(c, struct musb_dma_controller, Controller);
  335. if (!controller)
  336. return;
  337. if (controller->irq)
  338. free_irq(controller->irq, c);
  339. kfree(controller);
  340. }
  341. struct dma_controller *__init
  342. dma_controller_create(struct musb *musb, void __iomem *pCoreBase)
  343. {
  344. struct musb_dma_controller *controller;
  345. struct device *dev = musb->controller;
  346. struct platform_device *pdev = to_platform_device(dev);
  347. int irq = platform_get_irq(pdev, 1);
  348. if (irq == 0) {
  349. dev_err(dev, "No DMA interrupt line!\n");
  350. return NULL;
  351. }
  352. controller = kzalloc(sizeof(struct musb_dma_controller), GFP_KERNEL);
  353. if (!controller)
  354. return NULL;
  355. controller->bChannelCount = MUSB_HSDMA_CHANNELS;
  356. controller->pDmaPrivate = musb;
  357. controller->pCoreBase = pCoreBase;
  358. controller->Controller.start = dma_controller_start;
  359. controller->Controller.stop = dma_controller_stop;
  360. controller->Controller.channel_alloc = dma_channel_allocate;
  361. controller->Controller.channel_release = dma_channel_release;
  362. controller->Controller.channel_program = dma_channel_program;
  363. controller->Controller.channel_abort = dma_channel_abort;
  364. if (request_irq(irq, dma_controller_irq, IRQF_DISABLED,
  365. musb->controller->bus_id, &controller->Controller)) {
  366. dev_err(dev, "request_irq %d failed!\n", irq);
  367. dma_controller_destroy(&controller->Controller);
  368. return NULL;
  369. }
  370. controller->irq = irq;
  371. return &controller->Controller;
  372. }