musb_regs.h 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300
  1. /*
  2. * MUSB OTG driver register defines
  3. *
  4. * Copyright 2005 Mentor Graphics Corporation
  5. * Copyright (C) 2005-2006 by Texas Instruments
  6. * Copyright (C) 2006-2007 Nokia Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * version 2 as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. *
  22. * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
  23. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  24. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  25. * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
  26. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  27. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  28. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  29. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  31. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. */
  34. #ifndef __MUSB_REGS_H__
  35. #define __MUSB_REGS_H__
  36. #define MUSB_EP0_FIFOSIZE 64 /* This is non-configurable */
  37. /*
  38. * Common USB registers
  39. */
  40. #define MUSB_FADDR 0x00 /* 8-bit */
  41. #define MUSB_POWER 0x01 /* 8-bit */
  42. #define MUSB_INTRTX 0x02 /* 16-bit */
  43. #define MUSB_INTRRX 0x04
  44. #define MUSB_INTRTXE 0x06
  45. #define MUSB_INTRRXE 0x08
  46. #define MUSB_INTRUSB 0x0A /* 8 bit */
  47. #define MUSB_INTRUSBE 0x0B /* 8 bit */
  48. #define MUSB_FRAME 0x0C
  49. #define MUSB_INDEX 0x0E /* 8 bit */
  50. #define MUSB_TESTMODE 0x0F /* 8 bit */
  51. /* Get offset for a given FIFO from musb->mregs */
  52. #ifdef CONFIG_USB_TUSB6010
  53. #define MUSB_FIFO_OFFSET(epnum) (0x200 + ((epnum) * 0x20))
  54. #else
  55. #define MUSB_FIFO_OFFSET(epnum) (0x20 + ((epnum) * 4))
  56. #endif
  57. /*
  58. * Additional Control Registers
  59. */
  60. #define MUSB_DEVCTL 0x60 /* 8 bit */
  61. /* These are always controlled through the INDEX register */
  62. #define MUSB_TXFIFOSZ 0x62 /* 8-bit (see masks) */
  63. #define MUSB_RXFIFOSZ 0x63 /* 8-bit (see masks) */
  64. #define MUSB_TXFIFOADD 0x64 /* 16-bit offset shifted right 3 */
  65. #define MUSB_RXFIFOADD 0x66 /* 16-bit offset shifted right 3 */
  66. /* REVISIT: vctrl/vstatus: optional vendor utmi+phy register at 0x68 */
  67. #define MUSB_HWVERS 0x6C /* 8 bit */
  68. #define MUSB_EPINFO 0x78 /* 8 bit */
  69. #define MUSB_RAMINFO 0x79 /* 8 bit */
  70. #define MUSB_LINKINFO 0x7a /* 8 bit */
  71. #define MUSB_VPLEN 0x7b /* 8 bit */
  72. #define MUSB_HS_EOF1 0x7c /* 8 bit */
  73. #define MUSB_FS_EOF1 0x7d /* 8 bit */
  74. #define MUSB_LS_EOF1 0x7e /* 8 bit */
  75. /* Offsets to endpoint registers */
  76. #define MUSB_TXMAXP 0x00
  77. #define MUSB_TXCSR 0x02
  78. #define MUSB_CSR0 MUSB_TXCSR /* Re-used for EP0 */
  79. #define MUSB_RXMAXP 0x04
  80. #define MUSB_RXCSR 0x06
  81. #define MUSB_RXCOUNT 0x08
  82. #define MUSB_COUNT0 MUSB_RXCOUNT /* Re-used for EP0 */
  83. #define MUSB_TXTYPE 0x0A
  84. #define MUSB_TYPE0 MUSB_TXTYPE /* Re-used for EP0 */
  85. #define MUSB_TXINTERVAL 0x0B
  86. #define MUSB_NAKLIMIT0 MUSB_TXINTERVAL /* Re-used for EP0 */
  87. #define MUSB_RXTYPE 0x0C
  88. #define MUSB_RXINTERVAL 0x0D
  89. #define MUSB_FIFOSIZE 0x0F
  90. #define MUSB_CONFIGDATA MUSB_FIFOSIZE /* Re-used for EP0 */
  91. /* Offsets to endpoint registers in indexed model (using INDEX register) */
  92. #define MUSB_INDEXED_OFFSET(_epnum, _offset) \
  93. (0x10 + (_offset))
  94. /* Offsets to endpoint registers in flat models */
  95. #define MUSB_FLAT_OFFSET(_epnum, _offset) \
  96. (0x100 + (0x10*(_epnum)) + (_offset))
  97. #ifdef CONFIG_USB_TUSB6010
  98. /* TUSB6010 EP0 configuration register is special */
  99. #define MUSB_TUSB_OFFSET(_epnum, _offset) \
  100. (0x10 + _offset)
  101. #include "tusb6010.h" /* Needed "only" for TUSB_EP0_CONF */
  102. #endif
  103. /* "bus control"/target registers, for host side multipoint (external hubs) */
  104. #define MUSB_TXFUNCADDR 0x00
  105. #define MUSB_TXHUBADDR 0x02
  106. #define MUSB_TXHUBPORT 0x03
  107. #define MUSB_RXFUNCADDR 0x04
  108. #define MUSB_RXHUBADDR 0x06
  109. #define MUSB_RXHUBPORT 0x07
  110. #define MUSB_BUSCTL_OFFSET(_epnum, _offset) \
  111. (0x80 + (8*(_epnum)) + (_offset))
  112. /*
  113. * MUSB Register bits
  114. */
  115. /* POWER */
  116. #define MUSB_POWER_ISOUPDATE 0x80
  117. #define MUSB_POWER_SOFTCONN 0x40
  118. #define MUSB_POWER_HSENAB 0x20
  119. #define MUSB_POWER_HSMODE 0x10
  120. #define MUSB_POWER_RESET 0x08
  121. #define MUSB_POWER_RESUME 0x04
  122. #define MUSB_POWER_SUSPENDM 0x02
  123. #define MUSB_POWER_ENSUSPEND 0x01
  124. /* INTRUSB */
  125. #define MUSB_INTR_SUSPEND 0x01
  126. #define MUSB_INTR_RESUME 0x02
  127. #define MUSB_INTR_RESET 0x04
  128. #define MUSB_INTR_BABBLE 0x04
  129. #define MUSB_INTR_SOF 0x08
  130. #define MUSB_INTR_CONNECT 0x10
  131. #define MUSB_INTR_DISCONNECT 0x20
  132. #define MUSB_INTR_SESSREQ 0x40
  133. #define MUSB_INTR_VBUSERROR 0x80 /* For SESSION end */
  134. /* DEVCTL */
  135. #define MUSB_DEVCTL_BDEVICE 0x80
  136. #define MUSB_DEVCTL_FSDEV 0x40
  137. #define MUSB_DEVCTL_LSDEV 0x20
  138. #define MUSB_DEVCTL_VBUS 0x18
  139. #define MUSB_DEVCTL_VBUS_SHIFT 3
  140. #define MUSB_DEVCTL_HM 0x04
  141. #define MUSB_DEVCTL_HR 0x02
  142. #define MUSB_DEVCTL_SESSION 0x01
  143. /* TESTMODE */
  144. #define MUSB_TEST_FORCE_HOST 0x80
  145. #define MUSB_TEST_FIFO_ACCESS 0x40
  146. #define MUSB_TEST_FORCE_FS 0x20
  147. #define MUSB_TEST_FORCE_HS 0x10
  148. #define MUSB_TEST_PACKET 0x08
  149. #define MUSB_TEST_K 0x04
  150. #define MUSB_TEST_J 0x02
  151. #define MUSB_TEST_SE0_NAK 0x01
  152. /* Allocate for double-packet buffering (effectively doubles assigned _SIZE) */
  153. #define MUSB_FIFOSZ_DPB 0x10
  154. /* Allocation size (8, 16, 32, ... 4096) */
  155. #define MUSB_FIFOSZ_SIZE 0x0f
  156. /* CSR0 */
  157. #define MUSB_CSR0_FLUSHFIFO 0x0100
  158. #define MUSB_CSR0_TXPKTRDY 0x0002
  159. #define MUSB_CSR0_RXPKTRDY 0x0001
  160. /* CSR0 in Peripheral mode */
  161. #define MUSB_CSR0_P_SVDSETUPEND 0x0080
  162. #define MUSB_CSR0_P_SVDRXPKTRDY 0x0040
  163. #define MUSB_CSR0_P_SENDSTALL 0x0020
  164. #define MUSB_CSR0_P_SETUPEND 0x0010
  165. #define MUSB_CSR0_P_DATAEND 0x0008
  166. #define MUSB_CSR0_P_SENTSTALL 0x0004
  167. /* CSR0 in Host mode */
  168. #define MUSB_CSR0_H_DIS_PING 0x0800
  169. #define MUSB_CSR0_H_WR_DATATOGGLE 0x0400 /* Set to allow setting: */
  170. #define MUSB_CSR0_H_DATATOGGLE 0x0200 /* Data toggle control */
  171. #define MUSB_CSR0_H_NAKTIMEOUT 0x0080
  172. #define MUSB_CSR0_H_STATUSPKT 0x0040
  173. #define MUSB_CSR0_H_REQPKT 0x0020
  174. #define MUSB_CSR0_H_ERROR 0x0010
  175. #define MUSB_CSR0_H_SETUPPKT 0x0008
  176. #define MUSB_CSR0_H_RXSTALL 0x0004
  177. /* CSR0 bits to avoid zeroing (write zero clears, write 1 ignored) */
  178. #define MUSB_CSR0_P_WZC_BITS \
  179. (MUSB_CSR0_P_SENTSTALL)
  180. #define MUSB_CSR0_H_WZC_BITS \
  181. (MUSB_CSR0_H_NAKTIMEOUT | MUSB_CSR0_H_RXSTALL \
  182. | MUSB_CSR0_RXPKTRDY)
  183. /* TxType/RxType */
  184. #define MUSB_TYPE_SPEED 0xc0
  185. #define MUSB_TYPE_SPEED_SHIFT 6
  186. #define MUSB_TYPE_PROTO 0x30 /* Implicitly zero for ep0 */
  187. #define MUSB_TYPE_PROTO_SHIFT 4
  188. #define MUSB_TYPE_REMOTE_END 0xf /* Implicitly zero for ep0 */
  189. /* CONFIGDATA */
  190. #define MUSB_CONFIGDATA_MPRXE 0x80 /* Auto bulk pkt combining */
  191. #define MUSB_CONFIGDATA_MPTXE 0x40 /* Auto bulk pkt splitting */
  192. #define MUSB_CONFIGDATA_BIGENDIAN 0x20
  193. #define MUSB_CONFIGDATA_HBRXE 0x10 /* HB-ISO for RX */
  194. #define MUSB_CONFIGDATA_HBTXE 0x08 /* HB-ISO for TX */
  195. #define MUSB_CONFIGDATA_DYNFIFO 0x04 /* Dynamic FIFO sizing */
  196. #define MUSB_CONFIGDATA_SOFTCONE 0x02 /* SoftConnect */
  197. #define MUSB_CONFIGDATA_UTMIDW 0x01 /* Data width 0/1 => 8/16bits */
  198. /* TXCSR in Peripheral and Host mode */
  199. #define MUSB_TXCSR_AUTOSET 0x8000
  200. #define MUSB_TXCSR_MODE 0x2000
  201. #define MUSB_TXCSR_DMAENAB 0x1000
  202. #define MUSB_TXCSR_FRCDATATOG 0x0800
  203. #define MUSB_TXCSR_DMAMODE 0x0400
  204. #define MUSB_TXCSR_CLRDATATOG 0x0040
  205. #define MUSB_TXCSR_FLUSHFIFO 0x0008
  206. #define MUSB_TXCSR_FIFONOTEMPTY 0x0002
  207. #define MUSB_TXCSR_TXPKTRDY 0x0001
  208. /* TXCSR in Peripheral mode */
  209. #define MUSB_TXCSR_P_ISO 0x4000
  210. #define MUSB_TXCSR_P_INCOMPTX 0x0080
  211. #define MUSB_TXCSR_P_SENTSTALL 0x0020
  212. #define MUSB_TXCSR_P_SENDSTALL 0x0010
  213. #define MUSB_TXCSR_P_UNDERRUN 0x0004
  214. /* TXCSR in Host mode */
  215. #define MUSB_TXCSR_H_WR_DATATOGGLE 0x0200
  216. #define MUSB_TXCSR_H_DATATOGGLE 0x0100
  217. #define MUSB_TXCSR_H_NAKTIMEOUT 0x0080
  218. #define MUSB_TXCSR_H_RXSTALL 0x0020
  219. #define MUSB_TXCSR_H_ERROR 0x0004
  220. /* TXCSR bits to avoid zeroing (write zero clears, write 1 ignored) */
  221. #define MUSB_TXCSR_P_WZC_BITS \
  222. (MUSB_TXCSR_P_INCOMPTX | MUSB_TXCSR_P_SENTSTALL \
  223. | MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_FIFONOTEMPTY)
  224. #define MUSB_TXCSR_H_WZC_BITS \
  225. (MUSB_TXCSR_H_NAKTIMEOUT | MUSB_TXCSR_H_RXSTALL \
  226. | MUSB_TXCSR_H_ERROR | MUSB_TXCSR_FIFONOTEMPTY)
  227. /* RXCSR in Peripheral and Host mode */
  228. #define MUSB_RXCSR_AUTOCLEAR 0x8000
  229. #define MUSB_RXCSR_DMAENAB 0x2000
  230. #define MUSB_RXCSR_DISNYET 0x1000
  231. #define MUSB_RXCSR_PID_ERR 0x1000
  232. #define MUSB_RXCSR_DMAMODE 0x0800
  233. #define MUSB_RXCSR_INCOMPRX 0x0100
  234. #define MUSB_RXCSR_CLRDATATOG 0x0080
  235. #define MUSB_RXCSR_FLUSHFIFO 0x0010
  236. #define MUSB_RXCSR_DATAERROR 0x0008
  237. #define MUSB_RXCSR_FIFOFULL 0x0002
  238. #define MUSB_RXCSR_RXPKTRDY 0x0001
  239. /* RXCSR in Peripheral mode */
  240. #define MUSB_RXCSR_P_ISO 0x4000
  241. #define MUSB_RXCSR_P_SENTSTALL 0x0040
  242. #define MUSB_RXCSR_P_SENDSTALL 0x0020
  243. #define MUSB_RXCSR_P_OVERRUN 0x0004
  244. /* RXCSR in Host mode */
  245. #define MUSB_RXCSR_H_AUTOREQ 0x4000
  246. #define MUSB_RXCSR_H_WR_DATATOGGLE 0x0400
  247. #define MUSB_RXCSR_H_DATATOGGLE 0x0200
  248. #define MUSB_RXCSR_H_RXSTALL 0x0040
  249. #define MUSB_RXCSR_H_REQPKT 0x0020
  250. #define MUSB_RXCSR_H_ERROR 0x0004
  251. /* RXCSR bits to avoid zeroing (write zero clears, write 1 ignored) */
  252. #define MUSB_RXCSR_P_WZC_BITS \
  253. (MUSB_RXCSR_P_SENTSTALL | MUSB_RXCSR_P_OVERRUN \
  254. | MUSB_RXCSR_RXPKTRDY)
  255. #define MUSB_RXCSR_H_WZC_BITS \
  256. (MUSB_RXCSR_H_RXSTALL | MUSB_RXCSR_H_ERROR \
  257. | MUSB_RXCSR_DATAERROR | MUSB_RXCSR_RXPKTRDY)
  258. /* HUBADDR */
  259. #define MUSB_HUBADDR_MULTI_TT 0x80
  260. #endif /* __MUSB_REGS_H__ */