musb_gadget.c 53 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031
  1. /*
  2. * MUSB OTG driver peripheral support
  3. *
  4. * Copyright 2005 Mentor Graphics Corporation
  5. * Copyright (C) 2005-2006 by Texas Instruments
  6. * Copyright (C) 2006-2007 Nokia Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * version 2 as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. *
  22. * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
  23. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  24. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  25. * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
  26. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  27. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  28. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  29. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  31. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/list.h>
  36. #include <linux/timer.h>
  37. #include <linux/module.h>
  38. #include <linux/smp.h>
  39. #include <linux/spinlock.h>
  40. #include <linux/delay.h>
  41. #include <linux/moduleparam.h>
  42. #include <linux/stat.h>
  43. #include <linux/dma-mapping.h>
  44. #include "musb_core.h"
  45. /* MUSB PERIPHERAL status 3-mar-2006:
  46. *
  47. * - EP0 seems solid. It passes both USBCV and usbtest control cases.
  48. * Minor glitches:
  49. *
  50. * + remote wakeup to Linux hosts work, but saw USBCV failures;
  51. * in one test run (operator error?)
  52. * + endpoint halt tests -- in both usbtest and usbcv -- seem
  53. * to break when dma is enabled ... is something wrongly
  54. * clearing SENDSTALL?
  55. *
  56. * - Mass storage behaved ok when last tested. Network traffic patterns
  57. * (with lots of short transfers etc) need retesting; they turn up the
  58. * worst cases of the DMA, since short packets are typical but are not
  59. * required.
  60. *
  61. * - TX/IN
  62. * + both pio and dma behave in with network and g_zero tests
  63. * + no cppi throughput issues other than no-hw-queueing
  64. * + failed with FLAT_REG (DaVinci)
  65. * + seems to behave with double buffering, PIO -and- CPPI
  66. * + with gadgetfs + AIO, requests got lost?
  67. *
  68. * - RX/OUT
  69. * + both pio and dma behave in with network and g_zero tests
  70. * + dma is slow in typical case (short_not_ok is clear)
  71. * + double buffering ok with PIO
  72. * + double buffering *FAILS* with CPPI, wrong data bytes sometimes
  73. * + request lossage observed with gadgetfs
  74. *
  75. * - ISO not tested ... might work, but only weakly isochronous
  76. *
  77. * - Gadget driver disabling of softconnect during bind() is ignored; so
  78. * drivers can't hold off host requests until userspace is ready.
  79. * (Workaround: they can turn it off later.)
  80. *
  81. * - PORTABILITY (assumes PIO works):
  82. * + DaVinci, basically works with cppi dma
  83. * + OMAP 2430, ditto with mentor dma
  84. * + TUSB 6010, platform-specific dma in the works
  85. */
  86. /* ----------------------------------------------------------------------- */
  87. /*
  88. * Immediately complete a request.
  89. *
  90. * @param request the request to complete
  91. * @param status the status to complete the request with
  92. * Context: controller locked, IRQs blocked.
  93. */
  94. void musb_g_giveback(
  95. struct musb_ep *ep,
  96. struct usb_request *request,
  97. int status)
  98. __releases(ep->musb->lock)
  99. __acquires(ep->musb->lock)
  100. {
  101. struct musb_request *req;
  102. struct musb *musb;
  103. int busy = ep->busy;
  104. req = to_musb_request(request);
  105. list_del(&request->list);
  106. if (req->request.status == -EINPROGRESS)
  107. req->request.status = status;
  108. musb = req->musb;
  109. ep->busy = 1;
  110. spin_unlock(&musb->lock);
  111. if (is_dma_capable()) {
  112. if (req->mapped) {
  113. dma_unmap_single(musb->controller,
  114. req->request.dma,
  115. req->request.length,
  116. req->tx
  117. ? DMA_TO_DEVICE
  118. : DMA_FROM_DEVICE);
  119. req->request.dma = DMA_ADDR_INVALID;
  120. req->mapped = 0;
  121. } else if (req->request.dma != DMA_ADDR_INVALID)
  122. dma_sync_single_for_cpu(musb->controller,
  123. req->request.dma,
  124. req->request.length,
  125. req->tx
  126. ? DMA_TO_DEVICE
  127. : DMA_FROM_DEVICE);
  128. }
  129. if (request->status == 0)
  130. DBG(5, "%s done request %p, %d/%d\n",
  131. ep->end_point.name, request,
  132. req->request.actual, req->request.length);
  133. else
  134. DBG(2, "%s request %p, %d/%d fault %d\n",
  135. ep->end_point.name, request,
  136. req->request.actual, req->request.length,
  137. request->status);
  138. req->request.complete(&req->ep->end_point, &req->request);
  139. spin_lock(&musb->lock);
  140. ep->busy = busy;
  141. }
  142. /* ----------------------------------------------------------------------- */
  143. /*
  144. * Abort requests queued to an endpoint using the status. Synchronous.
  145. * caller locked controller and blocked irqs, and selected this ep.
  146. */
  147. static void nuke(struct musb_ep *ep, const int status)
  148. {
  149. struct musb_request *req = NULL;
  150. void __iomem *epio = ep->musb->endpoints[ep->current_epnum].regs;
  151. ep->busy = 1;
  152. if (is_dma_capable() && ep->dma) {
  153. struct dma_controller *c = ep->musb->dma_controller;
  154. int value;
  155. if (ep->is_in) {
  156. musb_writew(epio, MUSB_TXCSR,
  157. 0 | MUSB_TXCSR_FLUSHFIFO);
  158. musb_writew(epio, MUSB_TXCSR,
  159. 0 | MUSB_TXCSR_FLUSHFIFO);
  160. } else {
  161. musb_writew(epio, MUSB_RXCSR,
  162. 0 | MUSB_RXCSR_FLUSHFIFO);
  163. musb_writew(epio, MUSB_RXCSR,
  164. 0 | MUSB_RXCSR_FLUSHFIFO);
  165. }
  166. value = c->channel_abort(ep->dma);
  167. DBG(value ? 1 : 6, "%s: abort DMA --> %d\n", ep->name, value);
  168. c->channel_release(ep->dma);
  169. ep->dma = NULL;
  170. }
  171. while (!list_empty(&(ep->req_list))) {
  172. req = container_of(ep->req_list.next, struct musb_request,
  173. request.list);
  174. musb_g_giveback(ep, &req->request, status);
  175. }
  176. }
  177. /* ----------------------------------------------------------------------- */
  178. /* Data transfers - pure PIO, pure DMA, or mixed mode */
  179. /*
  180. * This assumes the separate CPPI engine is responding to DMA requests
  181. * from the usb core ... sequenced a bit differently from mentor dma.
  182. */
  183. static inline int max_ep_writesize(struct musb *musb, struct musb_ep *ep)
  184. {
  185. if (can_bulk_split(musb, ep->type))
  186. return ep->hw_ep->max_packet_sz_tx;
  187. else
  188. return ep->packet_sz;
  189. }
  190. #ifdef CONFIG_USB_INVENTRA_DMA
  191. /* Peripheral tx (IN) using Mentor DMA works as follows:
  192. Only mode 0 is used for transfers <= wPktSize,
  193. mode 1 is used for larger transfers,
  194. One of the following happens:
  195. - Host sends IN token which causes an endpoint interrupt
  196. -> TxAvail
  197. -> if DMA is currently busy, exit.
  198. -> if queue is non-empty, txstate().
  199. - Request is queued by the gadget driver.
  200. -> if queue was previously empty, txstate()
  201. txstate()
  202. -> start
  203. /\ -> setup DMA
  204. | (data is transferred to the FIFO, then sent out when
  205. | IN token(s) are recd from Host.
  206. | -> DMA interrupt on completion
  207. | calls TxAvail.
  208. | -> stop DMA, ~DmaEenab,
  209. | -> set TxPktRdy for last short pkt or zlp
  210. | -> Complete Request
  211. | -> Continue next request (call txstate)
  212. |___________________________________|
  213. * Non-Mentor DMA engines can of course work differently, such as by
  214. * upleveling from irq-per-packet to irq-per-buffer.
  215. */
  216. #endif
  217. /*
  218. * An endpoint is transmitting data. This can be called either from
  219. * the IRQ routine or from ep.queue() to kickstart a request on an
  220. * endpoint.
  221. *
  222. * Context: controller locked, IRQs blocked, endpoint selected
  223. */
  224. static void txstate(struct musb *musb, struct musb_request *req)
  225. {
  226. u8 epnum = req->epnum;
  227. struct musb_ep *musb_ep;
  228. void __iomem *epio = musb->endpoints[epnum].regs;
  229. struct usb_request *request;
  230. u16 fifo_count = 0, csr;
  231. int use_dma = 0;
  232. musb_ep = req->ep;
  233. /* we shouldn't get here while DMA is active ... but we do ... */
  234. if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
  235. DBG(4, "dma pending...\n");
  236. return;
  237. }
  238. /* read TXCSR before */
  239. csr = musb_readw(epio, MUSB_TXCSR);
  240. request = &req->request;
  241. fifo_count = min(max_ep_writesize(musb, musb_ep),
  242. (int)(request->length - request->actual));
  243. if (csr & MUSB_TXCSR_TXPKTRDY) {
  244. DBG(5, "%s old packet still ready , txcsr %03x\n",
  245. musb_ep->end_point.name, csr);
  246. return;
  247. }
  248. if (csr & MUSB_TXCSR_P_SENDSTALL) {
  249. DBG(5, "%s stalling, txcsr %03x\n",
  250. musb_ep->end_point.name, csr);
  251. return;
  252. }
  253. DBG(4, "hw_ep%d, maxpacket %d, fifo count %d, txcsr %03x\n",
  254. epnum, musb_ep->packet_sz, fifo_count,
  255. csr);
  256. #ifndef CONFIG_MUSB_PIO_ONLY
  257. if (is_dma_capable() && musb_ep->dma) {
  258. struct dma_controller *c = musb->dma_controller;
  259. use_dma = (request->dma != DMA_ADDR_INVALID);
  260. /* MUSB_TXCSR_P_ISO is still set correctly */
  261. #ifdef CONFIG_USB_INVENTRA_DMA
  262. {
  263. size_t request_size;
  264. /* setup DMA, then program endpoint CSR */
  265. request_size = min(request->length,
  266. musb_ep->dma->max_len);
  267. if (request_size <= musb_ep->packet_sz)
  268. musb_ep->dma->desired_mode = 0;
  269. else
  270. musb_ep->dma->desired_mode = 1;
  271. use_dma = use_dma && c->channel_program(
  272. musb_ep->dma, musb_ep->packet_sz,
  273. musb_ep->dma->desired_mode,
  274. request->dma, request_size);
  275. if (use_dma) {
  276. if (musb_ep->dma->desired_mode == 0) {
  277. /* ASSERT: DMAENAB is clear */
  278. csr &= ~(MUSB_TXCSR_AUTOSET |
  279. MUSB_TXCSR_DMAMODE);
  280. csr |= (MUSB_TXCSR_DMAENAB |
  281. MUSB_TXCSR_MODE);
  282. /* against programming guide */
  283. } else
  284. csr |= (MUSB_TXCSR_AUTOSET
  285. | MUSB_TXCSR_DMAENAB
  286. | MUSB_TXCSR_DMAMODE
  287. | MUSB_TXCSR_MODE);
  288. csr &= ~MUSB_TXCSR_P_UNDERRUN;
  289. musb_writew(epio, MUSB_TXCSR, csr);
  290. }
  291. }
  292. #elif defined(CONFIG_USB_TI_CPPI_DMA)
  293. /* program endpoint CSR first, then setup DMA */
  294. csr &= ~(MUSB_TXCSR_AUTOSET
  295. | MUSB_TXCSR_DMAMODE
  296. | MUSB_TXCSR_P_UNDERRUN
  297. | MUSB_TXCSR_TXPKTRDY);
  298. csr |= MUSB_TXCSR_MODE | MUSB_TXCSR_DMAENAB;
  299. musb_writew(epio, MUSB_TXCSR,
  300. (MUSB_TXCSR_P_WZC_BITS & ~MUSB_TXCSR_P_UNDERRUN)
  301. | csr);
  302. /* ensure writebuffer is empty */
  303. csr = musb_readw(epio, MUSB_TXCSR);
  304. /* NOTE host side sets DMAENAB later than this; both are
  305. * OK since the transfer dma glue (between CPPI and Mentor
  306. * fifos) just tells CPPI it could start. Data only moves
  307. * to the USB TX fifo when both fifos are ready.
  308. */
  309. /* "mode" is irrelevant here; handle terminating ZLPs like
  310. * PIO does, since the hardware RNDIS mode seems unreliable
  311. * except for the last-packet-is-already-short case.
  312. */
  313. use_dma = use_dma && c->channel_program(
  314. musb_ep->dma, musb_ep->packet_sz,
  315. 0,
  316. request->dma,
  317. request->length);
  318. if (!use_dma) {
  319. c->channel_release(musb_ep->dma);
  320. musb_ep->dma = NULL;
  321. /* ASSERT: DMAENAB clear */
  322. csr &= ~(MUSB_TXCSR_DMAMODE | MUSB_TXCSR_MODE);
  323. /* invariant: prequest->buf is non-null */
  324. }
  325. #elif defined(CONFIG_USB_TUSB_OMAP_DMA)
  326. use_dma = use_dma && c->channel_program(
  327. musb_ep->dma, musb_ep->packet_sz,
  328. request->zero,
  329. request->dma,
  330. request->length);
  331. #endif
  332. }
  333. #endif
  334. if (!use_dma) {
  335. musb_write_fifo(musb_ep->hw_ep, fifo_count,
  336. (u8 *) (request->buf + request->actual));
  337. request->actual += fifo_count;
  338. csr |= MUSB_TXCSR_TXPKTRDY;
  339. csr &= ~MUSB_TXCSR_P_UNDERRUN;
  340. musb_writew(epio, MUSB_TXCSR, csr);
  341. }
  342. /* host may already have the data when this message shows... */
  343. DBG(3, "%s TX/IN %s len %d/%d, txcsr %04x, fifo %d/%d\n",
  344. musb_ep->end_point.name, use_dma ? "dma" : "pio",
  345. request->actual, request->length,
  346. musb_readw(epio, MUSB_TXCSR),
  347. fifo_count,
  348. musb_readw(epio, MUSB_TXMAXP));
  349. }
  350. /*
  351. * FIFO state update (e.g. data ready).
  352. * Called from IRQ, with controller locked.
  353. */
  354. void musb_g_tx(struct musb *musb, u8 epnum)
  355. {
  356. u16 csr;
  357. struct usb_request *request;
  358. u8 __iomem *mbase = musb->mregs;
  359. struct musb_ep *musb_ep = &musb->endpoints[epnum].ep_in;
  360. void __iomem *epio = musb->endpoints[epnum].regs;
  361. struct dma_channel *dma;
  362. musb_ep_select(mbase, epnum);
  363. request = next_request(musb_ep);
  364. csr = musb_readw(epio, MUSB_TXCSR);
  365. DBG(4, "<== %s, txcsr %04x\n", musb_ep->end_point.name, csr);
  366. dma = is_dma_capable() ? musb_ep->dma : NULL;
  367. do {
  368. /* REVISIT for high bandwidth, MUSB_TXCSR_P_INCOMPTX
  369. * probably rates reporting as a host error
  370. */
  371. if (csr & MUSB_TXCSR_P_SENTSTALL) {
  372. csr |= MUSB_TXCSR_P_WZC_BITS;
  373. csr &= ~MUSB_TXCSR_P_SENTSTALL;
  374. musb_writew(epio, MUSB_TXCSR, csr);
  375. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  376. dma->status = MUSB_DMA_STATUS_CORE_ABORT;
  377. musb->dma_controller->channel_abort(dma);
  378. }
  379. if (request)
  380. musb_g_giveback(musb_ep, request, -EPIPE);
  381. break;
  382. }
  383. if (csr & MUSB_TXCSR_P_UNDERRUN) {
  384. /* we NAKed, no big deal ... little reason to care */
  385. csr |= MUSB_TXCSR_P_WZC_BITS;
  386. csr &= ~(MUSB_TXCSR_P_UNDERRUN
  387. | MUSB_TXCSR_TXPKTRDY);
  388. musb_writew(epio, MUSB_TXCSR, csr);
  389. DBG(20, "underrun on ep%d, req %p\n", epnum, request);
  390. }
  391. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  392. /* SHOULD NOT HAPPEN ... has with cppi though, after
  393. * changing SENDSTALL (and other cases); harmless?
  394. */
  395. DBG(5, "%s dma still busy?\n", musb_ep->end_point.name);
  396. break;
  397. }
  398. if (request) {
  399. u8 is_dma = 0;
  400. if (dma && (csr & MUSB_TXCSR_DMAENAB)) {
  401. is_dma = 1;
  402. csr |= MUSB_TXCSR_P_WZC_BITS;
  403. csr &= ~(MUSB_TXCSR_DMAENAB
  404. | MUSB_TXCSR_P_UNDERRUN
  405. | MUSB_TXCSR_TXPKTRDY);
  406. musb_writew(epio, MUSB_TXCSR, csr);
  407. /* ensure writebuffer is empty */
  408. csr = musb_readw(epio, MUSB_TXCSR);
  409. request->actual += musb_ep->dma->actual_len;
  410. DBG(4, "TXCSR%d %04x, dma off, "
  411. "len %zu, req %p\n",
  412. epnum, csr,
  413. musb_ep->dma->actual_len,
  414. request);
  415. }
  416. if (is_dma || request->actual == request->length) {
  417. /* First, maybe a terminating short packet.
  418. * Some DMA engines might handle this by
  419. * themselves.
  420. */
  421. if ((request->zero
  422. && request->length
  423. && (request->length
  424. % musb_ep->packet_sz)
  425. == 0)
  426. #ifdef CONFIG_USB_INVENTRA_DMA
  427. || (is_dma &&
  428. ((!dma->desired_mode) ||
  429. (request->actual &
  430. (musb_ep->packet_sz - 1))))
  431. #endif
  432. ) {
  433. /* on dma completion, fifo may not
  434. * be available yet ...
  435. */
  436. if (csr & MUSB_TXCSR_TXPKTRDY)
  437. break;
  438. DBG(4, "sending zero pkt\n");
  439. musb_writew(epio, MUSB_TXCSR,
  440. MUSB_TXCSR_MODE
  441. | MUSB_TXCSR_TXPKTRDY);
  442. request->zero = 0;
  443. }
  444. /* ... or if not, then complete it */
  445. musb_g_giveback(musb_ep, request, 0);
  446. /* kickstart next transfer if appropriate;
  447. * the packet that just completed might not
  448. * be transmitted for hours or days.
  449. * REVISIT for double buffering...
  450. * FIXME revisit for stalls too...
  451. */
  452. musb_ep_select(mbase, epnum);
  453. csr = musb_readw(epio, MUSB_TXCSR);
  454. if (csr & MUSB_TXCSR_FIFONOTEMPTY)
  455. break;
  456. request = musb_ep->desc
  457. ? next_request(musb_ep)
  458. : NULL;
  459. if (!request) {
  460. DBG(4, "%s idle now\n",
  461. musb_ep->end_point.name);
  462. break;
  463. }
  464. }
  465. txstate(musb, to_musb_request(request));
  466. }
  467. } while (0);
  468. }
  469. /* ------------------------------------------------------------ */
  470. #ifdef CONFIG_USB_INVENTRA_DMA
  471. /* Peripheral rx (OUT) using Mentor DMA works as follows:
  472. - Only mode 0 is used.
  473. - Request is queued by the gadget class driver.
  474. -> if queue was previously empty, rxstate()
  475. - Host sends OUT token which causes an endpoint interrupt
  476. /\ -> RxReady
  477. | -> if request queued, call rxstate
  478. | /\ -> setup DMA
  479. | | -> DMA interrupt on completion
  480. | | -> RxReady
  481. | | -> stop DMA
  482. | | -> ack the read
  483. | | -> if data recd = max expected
  484. | | by the request, or host
  485. | | sent a short packet,
  486. | | complete the request,
  487. | | and start the next one.
  488. | |_____________________________________|
  489. | else just wait for the host
  490. | to send the next OUT token.
  491. |__________________________________________________|
  492. * Non-Mentor DMA engines can of course work differently.
  493. */
  494. #endif
  495. /*
  496. * Context: controller locked, IRQs blocked, endpoint selected
  497. */
  498. static void rxstate(struct musb *musb, struct musb_request *req)
  499. {
  500. u16 csr = 0;
  501. const u8 epnum = req->epnum;
  502. struct usb_request *request = &req->request;
  503. struct musb_ep *musb_ep = &musb->endpoints[epnum].ep_out;
  504. void __iomem *epio = musb->endpoints[epnum].regs;
  505. u16 fifo_count = 0;
  506. u16 len = musb_ep->packet_sz;
  507. csr = musb_readw(epio, MUSB_RXCSR);
  508. if (is_cppi_enabled() && musb_ep->dma) {
  509. struct dma_controller *c = musb->dma_controller;
  510. struct dma_channel *channel = musb_ep->dma;
  511. /* NOTE: CPPI won't actually stop advancing the DMA
  512. * queue after short packet transfers, so this is almost
  513. * always going to run as IRQ-per-packet DMA so that
  514. * faults will be handled correctly.
  515. */
  516. if (c->channel_program(channel,
  517. musb_ep->packet_sz,
  518. !request->short_not_ok,
  519. request->dma + request->actual,
  520. request->length - request->actual)) {
  521. /* make sure that if an rxpkt arrived after the irq,
  522. * the cppi engine will be ready to take it as soon
  523. * as DMA is enabled
  524. */
  525. csr &= ~(MUSB_RXCSR_AUTOCLEAR
  526. | MUSB_RXCSR_DMAMODE);
  527. csr |= MUSB_RXCSR_DMAENAB | MUSB_RXCSR_P_WZC_BITS;
  528. musb_writew(epio, MUSB_RXCSR, csr);
  529. return;
  530. }
  531. }
  532. if (csr & MUSB_RXCSR_RXPKTRDY) {
  533. len = musb_readw(epio, MUSB_RXCOUNT);
  534. if (request->actual < request->length) {
  535. #ifdef CONFIG_USB_INVENTRA_DMA
  536. if (is_dma_capable() && musb_ep->dma) {
  537. struct dma_controller *c;
  538. struct dma_channel *channel;
  539. int use_dma = 0;
  540. c = musb->dma_controller;
  541. channel = musb_ep->dma;
  542. /* We use DMA Req mode 0 in rx_csr, and DMA controller operates in
  543. * mode 0 only. So we do not get endpoint interrupts due to DMA
  544. * completion. We only get interrupts from DMA controller.
  545. *
  546. * We could operate in DMA mode 1 if we knew the size of the tranfer
  547. * in advance. For mass storage class, request->length = what the host
  548. * sends, so that'd work. But for pretty much everything else,
  549. * request->length is routinely more than what the host sends. For
  550. * most these gadgets, end of is signified either by a short packet,
  551. * or filling the last byte of the buffer. (Sending extra data in
  552. * that last pckate should trigger an overflow fault.) But in mode 1,
  553. * we don't get DMA completion interrrupt for short packets.
  554. *
  555. * Theoretically, we could enable DMAReq irq (MUSB_RXCSR_DMAMODE = 1),
  556. * to get endpoint interrupt on every DMA req, but that didn't seem
  557. * to work reliably.
  558. *
  559. * REVISIT an updated g_file_storage can set req->short_not_ok, which
  560. * then becomes usable as a runtime "use mode 1" hint...
  561. */
  562. csr |= MUSB_RXCSR_DMAENAB;
  563. #ifdef USE_MODE1
  564. csr |= MUSB_RXCSR_AUTOCLEAR;
  565. /* csr |= MUSB_RXCSR_DMAMODE; */
  566. /* this special sequence (enabling and then
  567. * disabling MUSB_RXCSR_DMAMODE) is required
  568. * to get DMAReq to activate
  569. */
  570. musb_writew(epio, MUSB_RXCSR,
  571. csr | MUSB_RXCSR_DMAMODE);
  572. #endif
  573. musb_writew(epio, MUSB_RXCSR, csr);
  574. if (request->actual < request->length) {
  575. int transfer_size = 0;
  576. #ifdef USE_MODE1
  577. transfer_size = min(request->length,
  578. channel->max_len);
  579. #else
  580. transfer_size = len;
  581. #endif
  582. if (transfer_size <= musb_ep->packet_sz)
  583. musb_ep->dma->desired_mode = 0;
  584. else
  585. musb_ep->dma->desired_mode = 1;
  586. use_dma = c->channel_program(
  587. channel,
  588. musb_ep->packet_sz,
  589. channel->desired_mode,
  590. request->dma
  591. + request->actual,
  592. transfer_size);
  593. }
  594. if (use_dma)
  595. return;
  596. }
  597. #endif /* Mentor's DMA */
  598. fifo_count = request->length - request->actual;
  599. DBG(3, "%s OUT/RX pio fifo %d/%d, maxpacket %d\n",
  600. musb_ep->end_point.name,
  601. len, fifo_count,
  602. musb_ep->packet_sz);
  603. fifo_count = min(len, fifo_count);
  604. #ifdef CONFIG_USB_TUSB_OMAP_DMA
  605. if (tusb_dma_omap() && musb_ep->dma) {
  606. struct dma_controller *c = musb->dma_controller;
  607. struct dma_channel *channel = musb_ep->dma;
  608. u32 dma_addr = request->dma + request->actual;
  609. int ret;
  610. ret = c->channel_program(channel,
  611. musb_ep->packet_sz,
  612. channel->desired_mode,
  613. dma_addr,
  614. fifo_count);
  615. if (ret)
  616. return;
  617. }
  618. #endif
  619. musb_read_fifo(musb_ep->hw_ep, fifo_count, (u8 *)
  620. (request->buf + request->actual));
  621. request->actual += fifo_count;
  622. /* REVISIT if we left anything in the fifo, flush
  623. * it and report -EOVERFLOW
  624. */
  625. /* ack the read! */
  626. csr |= MUSB_RXCSR_P_WZC_BITS;
  627. csr &= ~MUSB_RXCSR_RXPKTRDY;
  628. musb_writew(epio, MUSB_RXCSR, csr);
  629. }
  630. }
  631. /* reach the end or short packet detected */
  632. if (request->actual == request->length || len < musb_ep->packet_sz)
  633. musb_g_giveback(musb_ep, request, 0);
  634. }
  635. /*
  636. * Data ready for a request; called from IRQ
  637. */
  638. void musb_g_rx(struct musb *musb, u8 epnum)
  639. {
  640. u16 csr;
  641. struct usb_request *request;
  642. void __iomem *mbase = musb->mregs;
  643. struct musb_ep *musb_ep = &musb->endpoints[epnum].ep_out;
  644. void __iomem *epio = musb->endpoints[epnum].regs;
  645. struct dma_channel *dma;
  646. musb_ep_select(mbase, epnum);
  647. request = next_request(musb_ep);
  648. csr = musb_readw(epio, MUSB_RXCSR);
  649. dma = is_dma_capable() ? musb_ep->dma : NULL;
  650. DBG(4, "<== %s, rxcsr %04x%s %p\n", musb_ep->end_point.name,
  651. csr, dma ? " (dma)" : "", request);
  652. if (csr & MUSB_RXCSR_P_SENTSTALL) {
  653. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  654. dma->status = MUSB_DMA_STATUS_CORE_ABORT;
  655. (void) musb->dma_controller->channel_abort(dma);
  656. request->actual += musb_ep->dma->actual_len;
  657. }
  658. csr |= MUSB_RXCSR_P_WZC_BITS;
  659. csr &= ~MUSB_RXCSR_P_SENTSTALL;
  660. musb_writew(epio, MUSB_RXCSR, csr);
  661. if (request)
  662. musb_g_giveback(musb_ep, request, -EPIPE);
  663. goto done;
  664. }
  665. if (csr & MUSB_RXCSR_P_OVERRUN) {
  666. /* csr |= MUSB_RXCSR_P_WZC_BITS; */
  667. csr &= ~MUSB_RXCSR_P_OVERRUN;
  668. musb_writew(epio, MUSB_RXCSR, csr);
  669. DBG(3, "%s iso overrun on %p\n", musb_ep->name, request);
  670. if (request && request->status == -EINPROGRESS)
  671. request->status = -EOVERFLOW;
  672. }
  673. if (csr & MUSB_RXCSR_INCOMPRX) {
  674. /* REVISIT not necessarily an error */
  675. DBG(4, "%s, incomprx\n", musb_ep->end_point.name);
  676. }
  677. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  678. /* "should not happen"; likely RXPKTRDY pending for DMA */
  679. DBG((csr & MUSB_RXCSR_DMAENAB) ? 4 : 1,
  680. "%s busy, csr %04x\n",
  681. musb_ep->end_point.name, csr);
  682. goto done;
  683. }
  684. if (dma && (csr & MUSB_RXCSR_DMAENAB)) {
  685. csr &= ~(MUSB_RXCSR_AUTOCLEAR
  686. | MUSB_RXCSR_DMAENAB
  687. | MUSB_RXCSR_DMAMODE);
  688. musb_writew(epio, MUSB_RXCSR,
  689. MUSB_RXCSR_P_WZC_BITS | csr);
  690. request->actual += musb_ep->dma->actual_len;
  691. DBG(4, "RXCSR%d %04x, dma off, %04x, len %zu, req %p\n",
  692. epnum, csr,
  693. musb_readw(epio, MUSB_RXCSR),
  694. musb_ep->dma->actual_len, request);
  695. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA)
  696. /* Autoclear doesn't clear RxPktRdy for short packets */
  697. if ((dma->desired_mode == 0)
  698. || (dma->actual_len
  699. & (musb_ep->packet_sz - 1))) {
  700. /* ack the read! */
  701. csr &= ~MUSB_RXCSR_RXPKTRDY;
  702. musb_writew(epio, MUSB_RXCSR, csr);
  703. }
  704. /* incomplete, and not short? wait for next IN packet */
  705. if ((request->actual < request->length)
  706. && (musb_ep->dma->actual_len
  707. == musb_ep->packet_sz))
  708. goto done;
  709. #endif
  710. musb_g_giveback(musb_ep, request, 0);
  711. request = next_request(musb_ep);
  712. if (!request)
  713. goto done;
  714. /* don't start more i/o till the stall clears */
  715. musb_ep_select(mbase, epnum);
  716. csr = musb_readw(epio, MUSB_RXCSR);
  717. if (csr & MUSB_RXCSR_P_SENDSTALL)
  718. goto done;
  719. }
  720. /* analyze request if the ep is hot */
  721. if (request)
  722. rxstate(musb, to_musb_request(request));
  723. else
  724. DBG(3, "packet waiting for %s%s request\n",
  725. musb_ep->desc ? "" : "inactive ",
  726. musb_ep->end_point.name);
  727. done:
  728. return;
  729. }
  730. /* ------------------------------------------------------------ */
  731. static int musb_gadget_enable(struct usb_ep *ep,
  732. const struct usb_endpoint_descriptor *desc)
  733. {
  734. unsigned long flags;
  735. struct musb_ep *musb_ep;
  736. struct musb_hw_ep *hw_ep;
  737. void __iomem *regs;
  738. struct musb *musb;
  739. void __iomem *mbase;
  740. u8 epnum;
  741. u16 csr;
  742. unsigned tmp;
  743. int status = -EINVAL;
  744. if (!ep || !desc)
  745. return -EINVAL;
  746. musb_ep = to_musb_ep(ep);
  747. hw_ep = musb_ep->hw_ep;
  748. regs = hw_ep->regs;
  749. musb = musb_ep->musb;
  750. mbase = musb->mregs;
  751. epnum = musb_ep->current_epnum;
  752. spin_lock_irqsave(&musb->lock, flags);
  753. if (musb_ep->desc) {
  754. status = -EBUSY;
  755. goto fail;
  756. }
  757. musb_ep->type = desc->bmAttributes & USB_ENDPOINT_XFERTYPE_MASK;
  758. /* check direction and (later) maxpacket size against endpoint */
  759. if ((desc->bEndpointAddress & USB_ENDPOINT_NUMBER_MASK) != epnum)
  760. goto fail;
  761. /* REVISIT this rules out high bandwidth periodic transfers */
  762. tmp = le16_to_cpu(desc->wMaxPacketSize);
  763. if (tmp & ~0x07ff)
  764. goto fail;
  765. musb_ep->packet_sz = tmp;
  766. /* enable the interrupts for the endpoint, set the endpoint
  767. * packet size (or fail), set the mode, clear the fifo
  768. */
  769. musb_ep_select(mbase, epnum);
  770. if (desc->bEndpointAddress & USB_DIR_IN) {
  771. u16 int_txe = musb_readw(mbase, MUSB_INTRTXE);
  772. if (hw_ep->is_shared_fifo)
  773. musb_ep->is_in = 1;
  774. if (!musb_ep->is_in)
  775. goto fail;
  776. if (tmp > hw_ep->max_packet_sz_tx)
  777. goto fail;
  778. int_txe |= (1 << epnum);
  779. musb_writew(mbase, MUSB_INTRTXE, int_txe);
  780. /* REVISIT if can_bulk_split(), use by updating "tmp";
  781. * likewise high bandwidth periodic tx
  782. */
  783. musb_writew(regs, MUSB_TXMAXP, tmp);
  784. csr = MUSB_TXCSR_MODE | MUSB_TXCSR_CLRDATATOG;
  785. if (musb_readw(regs, MUSB_TXCSR)
  786. & MUSB_TXCSR_FIFONOTEMPTY)
  787. csr |= MUSB_TXCSR_FLUSHFIFO;
  788. if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
  789. csr |= MUSB_TXCSR_P_ISO;
  790. /* set twice in case of double buffering */
  791. musb_writew(regs, MUSB_TXCSR, csr);
  792. /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
  793. musb_writew(regs, MUSB_TXCSR, csr);
  794. } else {
  795. u16 int_rxe = musb_readw(mbase, MUSB_INTRRXE);
  796. if (hw_ep->is_shared_fifo)
  797. musb_ep->is_in = 0;
  798. if (musb_ep->is_in)
  799. goto fail;
  800. if (tmp > hw_ep->max_packet_sz_rx)
  801. goto fail;
  802. int_rxe |= (1 << epnum);
  803. musb_writew(mbase, MUSB_INTRRXE, int_rxe);
  804. /* REVISIT if can_bulk_combine() use by updating "tmp"
  805. * likewise high bandwidth periodic rx
  806. */
  807. musb_writew(regs, MUSB_RXMAXP, tmp);
  808. /* force shared fifo to OUT-only mode */
  809. if (hw_ep->is_shared_fifo) {
  810. csr = musb_readw(regs, MUSB_TXCSR);
  811. csr &= ~(MUSB_TXCSR_MODE | MUSB_TXCSR_TXPKTRDY);
  812. musb_writew(regs, MUSB_TXCSR, csr);
  813. }
  814. csr = MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_CLRDATATOG;
  815. if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
  816. csr |= MUSB_RXCSR_P_ISO;
  817. else if (musb_ep->type == USB_ENDPOINT_XFER_INT)
  818. csr |= MUSB_RXCSR_DISNYET;
  819. /* set twice in case of double buffering */
  820. musb_writew(regs, MUSB_RXCSR, csr);
  821. musb_writew(regs, MUSB_RXCSR, csr);
  822. }
  823. /* NOTE: all the I/O code _should_ work fine without DMA, in case
  824. * for some reason you run out of channels here.
  825. */
  826. if (is_dma_capable() && musb->dma_controller) {
  827. struct dma_controller *c = musb->dma_controller;
  828. musb_ep->dma = c->channel_alloc(c, hw_ep,
  829. (desc->bEndpointAddress & USB_DIR_IN));
  830. } else
  831. musb_ep->dma = NULL;
  832. musb_ep->desc = desc;
  833. musb_ep->busy = 0;
  834. status = 0;
  835. pr_debug("%s periph: enabled %s for %s %s, %smaxpacket %d\n",
  836. musb_driver_name, musb_ep->end_point.name,
  837. ({ char *s; switch (musb_ep->type) {
  838. case USB_ENDPOINT_XFER_BULK: s = "bulk"; break;
  839. case USB_ENDPOINT_XFER_INT: s = "int"; break;
  840. default: s = "iso"; break;
  841. }; s; }),
  842. musb_ep->is_in ? "IN" : "OUT",
  843. musb_ep->dma ? "dma, " : "",
  844. musb_ep->packet_sz);
  845. schedule_work(&musb->irq_work);
  846. fail:
  847. spin_unlock_irqrestore(&musb->lock, flags);
  848. return status;
  849. }
  850. /*
  851. * Disable an endpoint flushing all requests queued.
  852. */
  853. static int musb_gadget_disable(struct usb_ep *ep)
  854. {
  855. unsigned long flags;
  856. struct musb *musb;
  857. u8 epnum;
  858. struct musb_ep *musb_ep;
  859. void __iomem *epio;
  860. int status = 0;
  861. musb_ep = to_musb_ep(ep);
  862. musb = musb_ep->musb;
  863. epnum = musb_ep->current_epnum;
  864. epio = musb->endpoints[epnum].regs;
  865. spin_lock_irqsave(&musb->lock, flags);
  866. musb_ep_select(musb->mregs, epnum);
  867. /* zero the endpoint sizes */
  868. if (musb_ep->is_in) {
  869. u16 int_txe = musb_readw(musb->mregs, MUSB_INTRTXE);
  870. int_txe &= ~(1 << epnum);
  871. musb_writew(musb->mregs, MUSB_INTRTXE, int_txe);
  872. musb_writew(epio, MUSB_TXMAXP, 0);
  873. } else {
  874. u16 int_rxe = musb_readw(musb->mregs, MUSB_INTRRXE);
  875. int_rxe &= ~(1 << epnum);
  876. musb_writew(musb->mregs, MUSB_INTRRXE, int_rxe);
  877. musb_writew(epio, MUSB_RXMAXP, 0);
  878. }
  879. musb_ep->desc = NULL;
  880. /* abort all pending DMA and requests */
  881. nuke(musb_ep, -ESHUTDOWN);
  882. schedule_work(&musb->irq_work);
  883. spin_unlock_irqrestore(&(musb->lock), flags);
  884. DBG(2, "%s\n", musb_ep->end_point.name);
  885. return status;
  886. }
  887. /*
  888. * Allocate a request for an endpoint.
  889. * Reused by ep0 code.
  890. */
  891. struct usb_request *musb_alloc_request(struct usb_ep *ep, gfp_t gfp_flags)
  892. {
  893. struct musb_ep *musb_ep = to_musb_ep(ep);
  894. struct musb_request *request = NULL;
  895. request = kzalloc(sizeof *request, gfp_flags);
  896. if (request) {
  897. INIT_LIST_HEAD(&request->request.list);
  898. request->request.dma = DMA_ADDR_INVALID;
  899. request->epnum = musb_ep->current_epnum;
  900. request->ep = musb_ep;
  901. }
  902. return &request->request;
  903. }
  904. /*
  905. * Free a request
  906. * Reused by ep0 code.
  907. */
  908. void musb_free_request(struct usb_ep *ep, struct usb_request *req)
  909. {
  910. kfree(to_musb_request(req));
  911. }
  912. static LIST_HEAD(buffers);
  913. struct free_record {
  914. struct list_head list;
  915. struct device *dev;
  916. unsigned bytes;
  917. dma_addr_t dma;
  918. };
  919. /*
  920. * Context: controller locked, IRQs blocked.
  921. */
  922. static void musb_ep_restart(struct musb *musb, struct musb_request *req)
  923. {
  924. DBG(3, "<== %s request %p len %u on hw_ep%d\n",
  925. req->tx ? "TX/IN" : "RX/OUT",
  926. &req->request, req->request.length, req->epnum);
  927. musb_ep_select(musb->mregs, req->epnum);
  928. if (req->tx)
  929. txstate(musb, req);
  930. else
  931. rxstate(musb, req);
  932. }
  933. static int musb_gadget_queue(struct usb_ep *ep, struct usb_request *req,
  934. gfp_t gfp_flags)
  935. {
  936. struct musb_ep *musb_ep;
  937. struct musb_request *request;
  938. struct musb *musb;
  939. int status = 0;
  940. unsigned long lockflags;
  941. if (!ep || !req)
  942. return -EINVAL;
  943. if (!req->buf)
  944. return -ENODATA;
  945. musb_ep = to_musb_ep(ep);
  946. musb = musb_ep->musb;
  947. request = to_musb_request(req);
  948. request->musb = musb;
  949. if (request->ep != musb_ep)
  950. return -EINVAL;
  951. DBG(4, "<== to %s request=%p\n", ep->name, req);
  952. /* request is mine now... */
  953. request->request.actual = 0;
  954. request->request.status = -EINPROGRESS;
  955. request->epnum = musb_ep->current_epnum;
  956. request->tx = musb_ep->is_in;
  957. if (is_dma_capable() && musb_ep->dma) {
  958. if (request->request.dma == DMA_ADDR_INVALID) {
  959. request->request.dma = dma_map_single(
  960. musb->controller,
  961. request->request.buf,
  962. request->request.length,
  963. request->tx
  964. ? DMA_TO_DEVICE
  965. : DMA_FROM_DEVICE);
  966. request->mapped = 1;
  967. } else {
  968. dma_sync_single_for_device(musb->controller,
  969. request->request.dma,
  970. request->request.length,
  971. request->tx
  972. ? DMA_TO_DEVICE
  973. : DMA_FROM_DEVICE);
  974. request->mapped = 0;
  975. }
  976. } else if (!req->buf) {
  977. return -ENODATA;
  978. } else
  979. request->mapped = 0;
  980. spin_lock_irqsave(&musb->lock, lockflags);
  981. /* don't queue if the ep is down */
  982. if (!musb_ep->desc) {
  983. DBG(4, "req %p queued to %s while ep %s\n",
  984. req, ep->name, "disabled");
  985. status = -ESHUTDOWN;
  986. goto cleanup;
  987. }
  988. /* add request to the list */
  989. list_add_tail(&(request->request.list), &(musb_ep->req_list));
  990. /* it this is the head of the queue, start i/o ... */
  991. if (!musb_ep->busy && &request->request.list == musb_ep->req_list.next)
  992. musb_ep_restart(musb, request);
  993. cleanup:
  994. spin_unlock_irqrestore(&musb->lock, lockflags);
  995. return status;
  996. }
  997. static int musb_gadget_dequeue(struct usb_ep *ep, struct usb_request *request)
  998. {
  999. struct musb_ep *musb_ep = to_musb_ep(ep);
  1000. struct usb_request *r;
  1001. unsigned long flags;
  1002. int status = 0;
  1003. struct musb *musb = musb_ep->musb;
  1004. if (!ep || !request || to_musb_request(request)->ep != musb_ep)
  1005. return -EINVAL;
  1006. spin_lock_irqsave(&musb->lock, flags);
  1007. list_for_each_entry(r, &musb_ep->req_list, list) {
  1008. if (r == request)
  1009. break;
  1010. }
  1011. if (r != request) {
  1012. DBG(3, "request %p not queued to %s\n", request, ep->name);
  1013. status = -EINVAL;
  1014. goto done;
  1015. }
  1016. /* if the hardware doesn't have the request, easy ... */
  1017. if (musb_ep->req_list.next != &request->list || musb_ep->busy)
  1018. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1019. /* ... else abort the dma transfer ... */
  1020. else if (is_dma_capable() && musb_ep->dma) {
  1021. struct dma_controller *c = musb->dma_controller;
  1022. musb_ep_select(musb->mregs, musb_ep->current_epnum);
  1023. if (c->channel_abort)
  1024. status = c->channel_abort(musb_ep->dma);
  1025. else
  1026. status = -EBUSY;
  1027. if (status == 0)
  1028. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1029. } else {
  1030. /* NOTE: by sticking to easily tested hardware/driver states,
  1031. * we leave counting of in-flight packets imprecise.
  1032. */
  1033. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1034. }
  1035. done:
  1036. spin_unlock_irqrestore(&musb->lock, flags);
  1037. return status;
  1038. }
  1039. /*
  1040. * Set or clear the halt bit of an endpoint. A halted enpoint won't tx/rx any
  1041. * data but will queue requests.
  1042. *
  1043. * exported to ep0 code
  1044. */
  1045. int musb_gadget_set_halt(struct usb_ep *ep, int value)
  1046. {
  1047. struct musb_ep *musb_ep = to_musb_ep(ep);
  1048. u8 epnum = musb_ep->current_epnum;
  1049. struct musb *musb = musb_ep->musb;
  1050. void __iomem *epio = musb->endpoints[epnum].regs;
  1051. void __iomem *mbase;
  1052. unsigned long flags;
  1053. u16 csr;
  1054. struct musb_request *request = NULL;
  1055. int status = 0;
  1056. if (!ep)
  1057. return -EINVAL;
  1058. mbase = musb->mregs;
  1059. spin_lock_irqsave(&musb->lock, flags);
  1060. if ((USB_ENDPOINT_XFER_ISOC == musb_ep->type)) {
  1061. status = -EINVAL;
  1062. goto done;
  1063. }
  1064. musb_ep_select(mbase, epnum);
  1065. /* cannot portably stall with non-empty FIFO */
  1066. request = to_musb_request(next_request(musb_ep));
  1067. if (value && musb_ep->is_in) {
  1068. csr = musb_readw(epio, MUSB_TXCSR);
  1069. if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
  1070. DBG(3, "%s fifo busy, cannot halt\n", ep->name);
  1071. spin_unlock_irqrestore(&musb->lock, flags);
  1072. return -EAGAIN;
  1073. }
  1074. }
  1075. /* set/clear the stall and toggle bits */
  1076. DBG(2, "%s: %s stall\n", ep->name, value ? "set" : "clear");
  1077. if (musb_ep->is_in) {
  1078. csr = musb_readw(epio, MUSB_TXCSR);
  1079. if (csr & MUSB_TXCSR_FIFONOTEMPTY)
  1080. csr |= MUSB_TXCSR_FLUSHFIFO;
  1081. csr |= MUSB_TXCSR_P_WZC_BITS
  1082. | MUSB_TXCSR_CLRDATATOG;
  1083. if (value)
  1084. csr |= MUSB_TXCSR_P_SENDSTALL;
  1085. else
  1086. csr &= ~(MUSB_TXCSR_P_SENDSTALL
  1087. | MUSB_TXCSR_P_SENTSTALL);
  1088. csr &= ~MUSB_TXCSR_TXPKTRDY;
  1089. musb_writew(epio, MUSB_TXCSR, csr);
  1090. } else {
  1091. csr = musb_readw(epio, MUSB_RXCSR);
  1092. csr |= MUSB_RXCSR_P_WZC_BITS
  1093. | MUSB_RXCSR_FLUSHFIFO
  1094. | MUSB_RXCSR_CLRDATATOG;
  1095. if (value)
  1096. csr |= MUSB_RXCSR_P_SENDSTALL;
  1097. else
  1098. csr &= ~(MUSB_RXCSR_P_SENDSTALL
  1099. | MUSB_RXCSR_P_SENTSTALL);
  1100. musb_writew(epio, MUSB_RXCSR, csr);
  1101. }
  1102. done:
  1103. /* maybe start the first request in the queue */
  1104. if (!musb_ep->busy && !value && request) {
  1105. DBG(3, "restarting the request\n");
  1106. musb_ep_restart(musb, request);
  1107. }
  1108. spin_unlock_irqrestore(&musb->lock, flags);
  1109. return status;
  1110. }
  1111. static int musb_gadget_fifo_status(struct usb_ep *ep)
  1112. {
  1113. struct musb_ep *musb_ep = to_musb_ep(ep);
  1114. void __iomem *epio = musb_ep->hw_ep->regs;
  1115. int retval = -EINVAL;
  1116. if (musb_ep->desc && !musb_ep->is_in) {
  1117. struct musb *musb = musb_ep->musb;
  1118. int epnum = musb_ep->current_epnum;
  1119. void __iomem *mbase = musb->mregs;
  1120. unsigned long flags;
  1121. spin_lock_irqsave(&musb->lock, flags);
  1122. musb_ep_select(mbase, epnum);
  1123. /* FIXME return zero unless RXPKTRDY is set */
  1124. retval = musb_readw(epio, MUSB_RXCOUNT);
  1125. spin_unlock_irqrestore(&musb->lock, flags);
  1126. }
  1127. return retval;
  1128. }
  1129. static void musb_gadget_fifo_flush(struct usb_ep *ep)
  1130. {
  1131. struct musb_ep *musb_ep = to_musb_ep(ep);
  1132. struct musb *musb = musb_ep->musb;
  1133. u8 epnum = musb_ep->current_epnum;
  1134. void __iomem *epio = musb->endpoints[epnum].regs;
  1135. void __iomem *mbase;
  1136. unsigned long flags;
  1137. u16 csr, int_txe;
  1138. mbase = musb->mregs;
  1139. spin_lock_irqsave(&musb->lock, flags);
  1140. musb_ep_select(mbase, (u8) epnum);
  1141. /* disable interrupts */
  1142. int_txe = musb_readw(mbase, MUSB_INTRTXE);
  1143. musb_writew(mbase, MUSB_INTRTXE, int_txe & ~(1 << epnum));
  1144. if (musb_ep->is_in) {
  1145. csr = musb_readw(epio, MUSB_TXCSR);
  1146. if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
  1147. csr |= MUSB_TXCSR_FLUSHFIFO | MUSB_TXCSR_P_WZC_BITS;
  1148. musb_writew(epio, MUSB_TXCSR, csr);
  1149. /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
  1150. musb_writew(epio, MUSB_TXCSR, csr);
  1151. }
  1152. } else {
  1153. csr = musb_readw(epio, MUSB_RXCSR);
  1154. csr |= MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_P_WZC_BITS;
  1155. musb_writew(epio, MUSB_RXCSR, csr);
  1156. musb_writew(epio, MUSB_RXCSR, csr);
  1157. }
  1158. /* re-enable interrupt */
  1159. musb_writew(mbase, MUSB_INTRTXE, int_txe);
  1160. spin_unlock_irqrestore(&musb->lock, flags);
  1161. }
  1162. static const struct usb_ep_ops musb_ep_ops = {
  1163. .enable = musb_gadget_enable,
  1164. .disable = musb_gadget_disable,
  1165. .alloc_request = musb_alloc_request,
  1166. .free_request = musb_free_request,
  1167. .queue = musb_gadget_queue,
  1168. .dequeue = musb_gadget_dequeue,
  1169. .set_halt = musb_gadget_set_halt,
  1170. .fifo_status = musb_gadget_fifo_status,
  1171. .fifo_flush = musb_gadget_fifo_flush
  1172. };
  1173. /* ----------------------------------------------------------------------- */
  1174. static int musb_gadget_get_frame(struct usb_gadget *gadget)
  1175. {
  1176. struct musb *musb = gadget_to_musb(gadget);
  1177. return (int)musb_readw(musb->mregs, MUSB_FRAME);
  1178. }
  1179. static int musb_gadget_wakeup(struct usb_gadget *gadget)
  1180. {
  1181. struct musb *musb = gadget_to_musb(gadget);
  1182. void __iomem *mregs = musb->mregs;
  1183. unsigned long flags;
  1184. int status = -EINVAL;
  1185. u8 power, devctl;
  1186. int retries;
  1187. spin_lock_irqsave(&musb->lock, flags);
  1188. switch (musb->xceiv.state) {
  1189. case OTG_STATE_B_PERIPHERAL:
  1190. /* NOTE: OTG state machine doesn't include B_SUSPENDED;
  1191. * that's part of the standard usb 1.1 state machine, and
  1192. * doesn't affect OTG transitions.
  1193. */
  1194. if (musb->may_wakeup && musb->is_suspended)
  1195. break;
  1196. goto done;
  1197. case OTG_STATE_B_IDLE:
  1198. /* Start SRP ... OTG not required. */
  1199. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1200. DBG(2, "Sending SRP: devctl: %02x\n", devctl);
  1201. devctl |= MUSB_DEVCTL_SESSION;
  1202. musb_writeb(mregs, MUSB_DEVCTL, devctl);
  1203. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1204. retries = 100;
  1205. while (!(devctl & MUSB_DEVCTL_SESSION)) {
  1206. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1207. if (retries-- < 1)
  1208. break;
  1209. }
  1210. retries = 10000;
  1211. while (devctl & MUSB_DEVCTL_SESSION) {
  1212. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1213. if (retries-- < 1)
  1214. break;
  1215. }
  1216. /* Block idling for at least 1s */
  1217. musb_platform_try_idle(musb,
  1218. jiffies + msecs_to_jiffies(1 * HZ));
  1219. status = 0;
  1220. goto done;
  1221. default:
  1222. DBG(2, "Unhandled wake: %s\n", otg_state_string(musb));
  1223. goto done;
  1224. }
  1225. status = 0;
  1226. power = musb_readb(mregs, MUSB_POWER);
  1227. power |= MUSB_POWER_RESUME;
  1228. musb_writeb(mregs, MUSB_POWER, power);
  1229. DBG(2, "issue wakeup\n");
  1230. /* FIXME do this next chunk in a timer callback, no udelay */
  1231. mdelay(2);
  1232. power = musb_readb(mregs, MUSB_POWER);
  1233. power &= ~MUSB_POWER_RESUME;
  1234. musb_writeb(mregs, MUSB_POWER, power);
  1235. done:
  1236. spin_unlock_irqrestore(&musb->lock, flags);
  1237. return status;
  1238. }
  1239. static int
  1240. musb_gadget_set_self_powered(struct usb_gadget *gadget, int is_selfpowered)
  1241. {
  1242. struct musb *musb = gadget_to_musb(gadget);
  1243. musb->is_self_powered = !!is_selfpowered;
  1244. return 0;
  1245. }
  1246. static void musb_pullup(struct musb *musb, int is_on)
  1247. {
  1248. u8 power;
  1249. power = musb_readb(musb->mregs, MUSB_POWER);
  1250. if (is_on)
  1251. power |= MUSB_POWER_SOFTCONN;
  1252. else
  1253. power &= ~MUSB_POWER_SOFTCONN;
  1254. /* FIXME if on, HdrcStart; if off, HdrcStop */
  1255. DBG(3, "gadget %s D+ pullup %s\n",
  1256. musb->gadget_driver->function, is_on ? "on" : "off");
  1257. musb_writeb(musb->mregs, MUSB_POWER, power);
  1258. }
  1259. #if 0
  1260. static int musb_gadget_vbus_session(struct usb_gadget *gadget, int is_active)
  1261. {
  1262. DBG(2, "<= %s =>\n", __func__);
  1263. /*
  1264. * FIXME iff driver's softconnect flag is set (as it is during probe,
  1265. * though that can clear it), just musb_pullup().
  1266. */
  1267. return -EINVAL;
  1268. }
  1269. #endif
  1270. static int musb_gadget_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  1271. {
  1272. struct musb *musb = gadget_to_musb(gadget);
  1273. if (!musb->xceiv.set_power)
  1274. return -EOPNOTSUPP;
  1275. return otg_set_power(&musb->xceiv, mA);
  1276. }
  1277. static int musb_gadget_pullup(struct usb_gadget *gadget, int is_on)
  1278. {
  1279. struct musb *musb = gadget_to_musb(gadget);
  1280. unsigned long flags;
  1281. is_on = !!is_on;
  1282. /* NOTE: this assumes we are sensing vbus; we'd rather
  1283. * not pullup unless the B-session is active.
  1284. */
  1285. spin_lock_irqsave(&musb->lock, flags);
  1286. if (is_on != musb->softconnect) {
  1287. musb->softconnect = is_on;
  1288. musb_pullup(musb, is_on);
  1289. }
  1290. spin_unlock_irqrestore(&musb->lock, flags);
  1291. return 0;
  1292. }
  1293. static const struct usb_gadget_ops musb_gadget_operations = {
  1294. .get_frame = musb_gadget_get_frame,
  1295. .wakeup = musb_gadget_wakeup,
  1296. .set_selfpowered = musb_gadget_set_self_powered,
  1297. /* .vbus_session = musb_gadget_vbus_session, */
  1298. .vbus_draw = musb_gadget_vbus_draw,
  1299. .pullup = musb_gadget_pullup,
  1300. };
  1301. /* ----------------------------------------------------------------------- */
  1302. /* Registration */
  1303. /* Only this registration code "knows" the rule (from USB standards)
  1304. * about there being only one external upstream port. It assumes
  1305. * all peripheral ports are external...
  1306. */
  1307. static struct musb *the_gadget;
  1308. static void musb_gadget_release(struct device *dev)
  1309. {
  1310. /* kref_put(WHAT) */
  1311. dev_dbg(dev, "%s\n", __func__);
  1312. }
  1313. static void __init
  1314. init_peripheral_ep(struct musb *musb, struct musb_ep *ep, u8 epnum, int is_in)
  1315. {
  1316. struct musb_hw_ep *hw_ep = musb->endpoints + epnum;
  1317. memset(ep, 0, sizeof *ep);
  1318. ep->current_epnum = epnum;
  1319. ep->musb = musb;
  1320. ep->hw_ep = hw_ep;
  1321. ep->is_in = is_in;
  1322. INIT_LIST_HEAD(&ep->req_list);
  1323. sprintf(ep->name, "ep%d%s", epnum,
  1324. (!epnum || hw_ep->is_shared_fifo) ? "" : (
  1325. is_in ? "in" : "out"));
  1326. ep->end_point.name = ep->name;
  1327. INIT_LIST_HEAD(&ep->end_point.ep_list);
  1328. if (!epnum) {
  1329. ep->end_point.maxpacket = 64;
  1330. ep->end_point.ops = &musb_g_ep0_ops;
  1331. musb->g.ep0 = &ep->end_point;
  1332. } else {
  1333. if (is_in)
  1334. ep->end_point.maxpacket = hw_ep->max_packet_sz_tx;
  1335. else
  1336. ep->end_point.maxpacket = hw_ep->max_packet_sz_rx;
  1337. ep->end_point.ops = &musb_ep_ops;
  1338. list_add_tail(&ep->end_point.ep_list, &musb->g.ep_list);
  1339. }
  1340. }
  1341. /*
  1342. * Initialize the endpoints exposed to peripheral drivers, with backlinks
  1343. * to the rest of the driver state.
  1344. */
  1345. static inline void __init musb_g_init_endpoints(struct musb *musb)
  1346. {
  1347. u8 epnum;
  1348. struct musb_hw_ep *hw_ep;
  1349. unsigned count = 0;
  1350. /* intialize endpoint list just once */
  1351. INIT_LIST_HEAD(&(musb->g.ep_list));
  1352. for (epnum = 0, hw_ep = musb->endpoints;
  1353. epnum < musb->nr_endpoints;
  1354. epnum++, hw_ep++) {
  1355. if (hw_ep->is_shared_fifo /* || !epnum */) {
  1356. init_peripheral_ep(musb, &hw_ep->ep_in, epnum, 0);
  1357. count++;
  1358. } else {
  1359. if (hw_ep->max_packet_sz_tx) {
  1360. init_peripheral_ep(musb, &hw_ep->ep_in,
  1361. epnum, 1);
  1362. count++;
  1363. }
  1364. if (hw_ep->max_packet_sz_rx) {
  1365. init_peripheral_ep(musb, &hw_ep->ep_out,
  1366. epnum, 0);
  1367. count++;
  1368. }
  1369. }
  1370. }
  1371. }
  1372. /* called once during driver setup to initialize and link into
  1373. * the driver model; memory is zeroed.
  1374. */
  1375. int __init musb_gadget_setup(struct musb *musb)
  1376. {
  1377. int status;
  1378. /* REVISIT minor race: if (erroneously) setting up two
  1379. * musb peripherals at the same time, only the bus lock
  1380. * is probably held.
  1381. */
  1382. if (the_gadget)
  1383. return -EBUSY;
  1384. the_gadget = musb;
  1385. musb->g.ops = &musb_gadget_operations;
  1386. musb->g.is_dualspeed = 1;
  1387. musb->g.speed = USB_SPEED_UNKNOWN;
  1388. /* this "gadget" abstracts/virtualizes the controller */
  1389. strcpy(musb->g.dev.bus_id, "gadget");
  1390. musb->g.dev.parent = musb->controller;
  1391. musb->g.dev.dma_mask = musb->controller->dma_mask;
  1392. musb->g.dev.release = musb_gadget_release;
  1393. musb->g.name = musb_driver_name;
  1394. if (is_otg_enabled(musb))
  1395. musb->g.is_otg = 1;
  1396. musb_g_init_endpoints(musb);
  1397. musb->is_active = 0;
  1398. musb_platform_try_idle(musb, 0);
  1399. status = device_register(&musb->g.dev);
  1400. if (status != 0)
  1401. the_gadget = NULL;
  1402. return status;
  1403. }
  1404. void musb_gadget_cleanup(struct musb *musb)
  1405. {
  1406. if (musb != the_gadget)
  1407. return;
  1408. device_unregister(&musb->g.dev);
  1409. the_gadget = NULL;
  1410. }
  1411. /*
  1412. * Register the gadget driver. Used by gadget drivers when
  1413. * registering themselves with the controller.
  1414. *
  1415. * -EINVAL something went wrong (not driver)
  1416. * -EBUSY another gadget is already using the controller
  1417. * -ENOMEM no memeory to perform the operation
  1418. *
  1419. * @param driver the gadget driver
  1420. * @return <0 if error, 0 if everything is fine
  1421. */
  1422. int usb_gadget_register_driver(struct usb_gadget_driver *driver)
  1423. {
  1424. int retval;
  1425. unsigned long flags;
  1426. struct musb *musb = the_gadget;
  1427. if (!driver
  1428. || driver->speed != USB_SPEED_HIGH
  1429. || !driver->bind
  1430. || !driver->setup)
  1431. return -EINVAL;
  1432. /* driver must be initialized to support peripheral mode */
  1433. if (!musb || !(musb->board_mode == MUSB_OTG
  1434. || musb->board_mode != MUSB_OTG)) {
  1435. DBG(1, "%s, no dev??\n", __func__);
  1436. return -ENODEV;
  1437. }
  1438. DBG(3, "registering driver %s\n", driver->function);
  1439. spin_lock_irqsave(&musb->lock, flags);
  1440. if (musb->gadget_driver) {
  1441. DBG(1, "%s is already bound to %s\n",
  1442. musb_driver_name,
  1443. musb->gadget_driver->driver.name);
  1444. retval = -EBUSY;
  1445. } else {
  1446. musb->gadget_driver = driver;
  1447. musb->g.dev.driver = &driver->driver;
  1448. driver->driver.bus = NULL;
  1449. musb->softconnect = 1;
  1450. retval = 0;
  1451. }
  1452. spin_unlock_irqrestore(&musb->lock, flags);
  1453. if (retval == 0) {
  1454. retval = driver->bind(&musb->g);
  1455. if (retval != 0) {
  1456. DBG(3, "bind to driver %s failed --> %d\n",
  1457. driver->driver.name, retval);
  1458. musb->gadget_driver = NULL;
  1459. musb->g.dev.driver = NULL;
  1460. }
  1461. spin_lock_irqsave(&musb->lock, flags);
  1462. /* REVISIT always use otg_set_peripheral(), handling
  1463. * issues including the root hub one below ...
  1464. */
  1465. musb->xceiv.gadget = &musb->g;
  1466. musb->xceiv.state = OTG_STATE_B_IDLE;
  1467. musb->is_active = 1;
  1468. /* FIXME this ignores the softconnect flag. Drivers are
  1469. * allowed hold the peripheral inactive until for example
  1470. * userspace hooks up printer hardware or DSP codecs, so
  1471. * hosts only see fully functional devices.
  1472. */
  1473. if (!is_otg_enabled(musb))
  1474. musb_start(musb);
  1475. spin_unlock_irqrestore(&musb->lock, flags);
  1476. if (is_otg_enabled(musb)) {
  1477. DBG(3, "OTG startup...\n");
  1478. /* REVISIT: funcall to other code, which also
  1479. * handles power budgeting ... this way also
  1480. * ensures HdrcStart is indirectly called.
  1481. */
  1482. retval = usb_add_hcd(musb_to_hcd(musb), -1, 0);
  1483. if (retval < 0) {
  1484. DBG(1, "add_hcd failed, %d\n", retval);
  1485. spin_lock_irqsave(&musb->lock, flags);
  1486. musb->xceiv.gadget = NULL;
  1487. musb->xceiv.state = OTG_STATE_UNDEFINED;
  1488. musb->gadget_driver = NULL;
  1489. musb->g.dev.driver = NULL;
  1490. spin_unlock_irqrestore(&musb->lock, flags);
  1491. }
  1492. }
  1493. }
  1494. return retval;
  1495. }
  1496. EXPORT_SYMBOL(usb_gadget_register_driver);
  1497. static void stop_activity(struct musb *musb, struct usb_gadget_driver *driver)
  1498. {
  1499. int i;
  1500. struct musb_hw_ep *hw_ep;
  1501. /* don't disconnect if it's not connected */
  1502. if (musb->g.speed == USB_SPEED_UNKNOWN)
  1503. driver = NULL;
  1504. else
  1505. musb->g.speed = USB_SPEED_UNKNOWN;
  1506. /* deactivate the hardware */
  1507. if (musb->softconnect) {
  1508. musb->softconnect = 0;
  1509. musb_pullup(musb, 0);
  1510. }
  1511. musb_stop(musb);
  1512. /* killing any outstanding requests will quiesce the driver;
  1513. * then report disconnect
  1514. */
  1515. if (driver) {
  1516. for (i = 0, hw_ep = musb->endpoints;
  1517. i < musb->nr_endpoints;
  1518. i++, hw_ep++) {
  1519. musb_ep_select(musb->mregs, i);
  1520. if (hw_ep->is_shared_fifo /* || !epnum */) {
  1521. nuke(&hw_ep->ep_in, -ESHUTDOWN);
  1522. } else {
  1523. if (hw_ep->max_packet_sz_tx)
  1524. nuke(&hw_ep->ep_in, -ESHUTDOWN);
  1525. if (hw_ep->max_packet_sz_rx)
  1526. nuke(&hw_ep->ep_out, -ESHUTDOWN);
  1527. }
  1528. }
  1529. spin_unlock(&musb->lock);
  1530. driver->disconnect(&musb->g);
  1531. spin_lock(&musb->lock);
  1532. }
  1533. }
  1534. /*
  1535. * Unregister the gadget driver. Used by gadget drivers when
  1536. * unregistering themselves from the controller.
  1537. *
  1538. * @param driver the gadget driver to unregister
  1539. */
  1540. int usb_gadget_unregister_driver(struct usb_gadget_driver *driver)
  1541. {
  1542. unsigned long flags;
  1543. int retval = 0;
  1544. struct musb *musb = the_gadget;
  1545. if (!driver || !driver->unbind || !musb)
  1546. return -EINVAL;
  1547. /* REVISIT always use otg_set_peripheral() here too;
  1548. * this needs to shut down the OTG engine.
  1549. */
  1550. spin_lock_irqsave(&musb->lock, flags);
  1551. #ifdef CONFIG_USB_MUSB_OTG
  1552. musb_hnp_stop(musb);
  1553. #endif
  1554. if (musb->gadget_driver == driver) {
  1555. (void) musb_gadget_vbus_draw(&musb->g, 0);
  1556. musb->xceiv.state = OTG_STATE_UNDEFINED;
  1557. stop_activity(musb, driver);
  1558. DBG(3, "unregistering driver %s\n", driver->function);
  1559. spin_unlock_irqrestore(&musb->lock, flags);
  1560. driver->unbind(&musb->g);
  1561. spin_lock_irqsave(&musb->lock, flags);
  1562. musb->gadget_driver = NULL;
  1563. musb->g.dev.driver = NULL;
  1564. musb->is_active = 0;
  1565. musb_platform_try_idle(musb, 0);
  1566. } else
  1567. retval = -EINVAL;
  1568. spin_unlock_irqrestore(&musb->lock, flags);
  1569. if (is_otg_enabled(musb) && retval == 0) {
  1570. usb_remove_hcd(musb_to_hcd(musb));
  1571. /* FIXME we need to be able to register another
  1572. * gadget driver here and have everything work;
  1573. * that currently misbehaves.
  1574. */
  1575. }
  1576. return retval;
  1577. }
  1578. EXPORT_SYMBOL(usb_gadget_unregister_driver);
  1579. /* ----------------------------------------------------------------------- */
  1580. /* lifecycle operations called through plat_uds.c */
  1581. void musb_g_resume(struct musb *musb)
  1582. {
  1583. musb->is_suspended = 0;
  1584. switch (musb->xceiv.state) {
  1585. case OTG_STATE_B_IDLE:
  1586. break;
  1587. case OTG_STATE_B_WAIT_ACON:
  1588. case OTG_STATE_B_PERIPHERAL:
  1589. musb->is_active = 1;
  1590. if (musb->gadget_driver && musb->gadget_driver->resume) {
  1591. spin_unlock(&musb->lock);
  1592. musb->gadget_driver->resume(&musb->g);
  1593. spin_lock(&musb->lock);
  1594. }
  1595. break;
  1596. default:
  1597. WARNING("unhandled RESUME transition (%s)\n",
  1598. otg_state_string(musb));
  1599. }
  1600. }
  1601. /* called when SOF packets stop for 3+ msec */
  1602. void musb_g_suspend(struct musb *musb)
  1603. {
  1604. u8 devctl;
  1605. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  1606. DBG(3, "devctl %02x\n", devctl);
  1607. switch (musb->xceiv.state) {
  1608. case OTG_STATE_B_IDLE:
  1609. if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
  1610. musb->xceiv.state = OTG_STATE_B_PERIPHERAL;
  1611. break;
  1612. case OTG_STATE_B_PERIPHERAL:
  1613. musb->is_suspended = 1;
  1614. if (musb->gadget_driver && musb->gadget_driver->suspend) {
  1615. spin_unlock(&musb->lock);
  1616. musb->gadget_driver->suspend(&musb->g);
  1617. spin_lock(&musb->lock);
  1618. }
  1619. break;
  1620. default:
  1621. /* REVISIT if B_HOST, clear DEVCTL.HOSTREQ;
  1622. * A_PERIPHERAL may need care too
  1623. */
  1624. WARNING("unhandled SUSPEND transition (%s)\n",
  1625. otg_state_string(musb));
  1626. }
  1627. }
  1628. /* Called during SRP */
  1629. void musb_g_wakeup(struct musb *musb)
  1630. {
  1631. musb_gadget_wakeup(&musb->g);
  1632. }
  1633. /* called when VBUS drops below session threshold, and in other cases */
  1634. void musb_g_disconnect(struct musb *musb)
  1635. {
  1636. void __iomem *mregs = musb->mregs;
  1637. u8 devctl = musb_readb(mregs, MUSB_DEVCTL);
  1638. DBG(3, "devctl %02x\n", devctl);
  1639. /* clear HR */
  1640. musb_writeb(mregs, MUSB_DEVCTL, devctl & MUSB_DEVCTL_SESSION);
  1641. /* don't draw vbus until new b-default session */
  1642. (void) musb_gadget_vbus_draw(&musb->g, 0);
  1643. musb->g.speed = USB_SPEED_UNKNOWN;
  1644. if (musb->gadget_driver && musb->gadget_driver->disconnect) {
  1645. spin_unlock(&musb->lock);
  1646. musb->gadget_driver->disconnect(&musb->g);
  1647. spin_lock(&musb->lock);
  1648. }
  1649. switch (musb->xceiv.state) {
  1650. default:
  1651. #ifdef CONFIG_USB_MUSB_OTG
  1652. DBG(2, "Unhandled disconnect %s, setting a_idle\n",
  1653. otg_state_string(musb));
  1654. musb->xceiv.state = OTG_STATE_A_IDLE;
  1655. break;
  1656. case OTG_STATE_A_PERIPHERAL:
  1657. musb->xceiv.state = OTG_STATE_A_WAIT_VFALL;
  1658. break;
  1659. case OTG_STATE_B_WAIT_ACON:
  1660. case OTG_STATE_B_HOST:
  1661. #endif
  1662. case OTG_STATE_B_PERIPHERAL:
  1663. case OTG_STATE_B_IDLE:
  1664. musb->xceiv.state = OTG_STATE_B_IDLE;
  1665. break;
  1666. case OTG_STATE_B_SRP_INIT:
  1667. break;
  1668. }
  1669. musb->is_active = 0;
  1670. }
  1671. void musb_g_reset(struct musb *musb)
  1672. __releases(musb->lock)
  1673. __acquires(musb->lock)
  1674. {
  1675. void __iomem *mbase = musb->mregs;
  1676. u8 devctl = musb_readb(mbase, MUSB_DEVCTL);
  1677. u8 power;
  1678. DBG(3, "<== %s addr=%x driver '%s'\n",
  1679. (devctl & MUSB_DEVCTL_BDEVICE)
  1680. ? "B-Device" : "A-Device",
  1681. musb_readb(mbase, MUSB_FADDR),
  1682. musb->gadget_driver
  1683. ? musb->gadget_driver->driver.name
  1684. : NULL
  1685. );
  1686. /* report disconnect, if we didn't already (flushing EP state) */
  1687. if (musb->g.speed != USB_SPEED_UNKNOWN)
  1688. musb_g_disconnect(musb);
  1689. /* clear HR */
  1690. else if (devctl & MUSB_DEVCTL_HR)
  1691. musb_writeb(mbase, MUSB_DEVCTL, MUSB_DEVCTL_SESSION);
  1692. /* what speed did we negotiate? */
  1693. power = musb_readb(mbase, MUSB_POWER);
  1694. musb->g.speed = (power & MUSB_POWER_HSMODE)
  1695. ? USB_SPEED_HIGH : USB_SPEED_FULL;
  1696. /* start in USB_STATE_DEFAULT */
  1697. musb->is_active = 1;
  1698. musb->is_suspended = 0;
  1699. MUSB_DEV_MODE(musb);
  1700. musb->address = 0;
  1701. musb->ep0_state = MUSB_EP0_STAGE_SETUP;
  1702. musb->may_wakeup = 0;
  1703. musb->g.b_hnp_enable = 0;
  1704. musb->g.a_alt_hnp_support = 0;
  1705. musb->g.a_hnp_support = 0;
  1706. /* Normal reset, as B-Device;
  1707. * or else after HNP, as A-Device
  1708. */
  1709. if (devctl & MUSB_DEVCTL_BDEVICE) {
  1710. musb->xceiv.state = OTG_STATE_B_PERIPHERAL;
  1711. musb->g.is_a_peripheral = 0;
  1712. } else if (is_otg_enabled(musb)) {
  1713. musb->xceiv.state = OTG_STATE_A_PERIPHERAL;
  1714. musb->g.is_a_peripheral = 1;
  1715. } else
  1716. WARN_ON(1);
  1717. /* start with default limits on VBUS power draw */
  1718. (void) musb_gadget_vbus_draw(&musb->g,
  1719. is_otg_enabled(musb) ? 8 : 100);
  1720. }