davinci.h 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100
  1. /*
  2. * Copyright (C) 2005-2006 by Texas Instruments
  3. *
  4. * The Inventra Controller Driver for Linux is free software; you
  5. * can redistribute it and/or modify it under the terms of the GNU
  6. * General Public License version 2 as published by the Free Software
  7. * Foundation.
  8. */
  9. #ifndef __MUSB_HDRDF_H__
  10. #define __MUSB_HDRDF_H__
  11. /*
  12. * DaVinci-specific definitions
  13. */
  14. /* Integrated highspeed/otg PHY */
  15. #define USBPHY_CTL_PADDR (DAVINCI_SYSTEM_MODULE_BASE + 0x34)
  16. #define USBPHY_PHYCLKGD (1 << 8)
  17. #define USBPHY_SESNDEN (1 << 7) /* v(sess_end) comparator */
  18. #define USBPHY_VBDTCTEN (1 << 6) /* v(bus) comparator */
  19. #define USBPHY_PHYPLLON (1 << 4) /* override pll suspend */
  20. #define USBPHY_CLKO1SEL (1 << 3)
  21. #define USBPHY_OSCPDWN (1 << 2)
  22. #define USBPHY_PHYPDWN (1 << 0)
  23. /* For now include usb OTG module registers here */
  24. #define DAVINCI_USB_VERSION_REG 0x00
  25. #define DAVINCI_USB_CTRL_REG 0x04
  26. #define DAVINCI_USB_STAT_REG 0x08
  27. #define DAVINCI_RNDIS_REG 0x10
  28. #define DAVINCI_AUTOREQ_REG 0x14
  29. #define DAVINCI_USB_INT_SOURCE_REG 0x20
  30. #define DAVINCI_USB_INT_SET_REG 0x24
  31. #define DAVINCI_USB_INT_SRC_CLR_REG 0x28
  32. #define DAVINCI_USB_INT_MASK_REG 0x2c
  33. #define DAVINCI_USB_INT_MASK_SET_REG 0x30
  34. #define DAVINCI_USB_INT_MASK_CLR_REG 0x34
  35. #define DAVINCI_USB_INT_SRC_MASKED_REG 0x38
  36. #define DAVINCI_USB_EOI_REG 0x3c
  37. #define DAVINCI_USB_EOI_INTVEC 0x40
  38. /* BEGIN CPPI-generic (?) */
  39. /* CPPI related registers */
  40. #define DAVINCI_TXCPPI_CTRL_REG 0x80
  41. #define DAVINCI_TXCPPI_TEAR_REG 0x84
  42. #define DAVINCI_CPPI_EOI_REG 0x88
  43. #define DAVINCI_CPPI_INTVEC_REG 0x8c
  44. #define DAVINCI_TXCPPI_MASKED_REG 0x90
  45. #define DAVINCI_TXCPPI_RAW_REG 0x94
  46. #define DAVINCI_TXCPPI_INTENAB_REG 0x98
  47. #define DAVINCI_TXCPPI_INTCLR_REG 0x9c
  48. #define DAVINCI_RXCPPI_CTRL_REG 0xC0
  49. #define DAVINCI_RXCPPI_MASKED_REG 0xD0
  50. #define DAVINCI_RXCPPI_RAW_REG 0xD4
  51. #define DAVINCI_RXCPPI_INTENAB_REG 0xD8
  52. #define DAVINCI_RXCPPI_INTCLR_REG 0xDC
  53. #define DAVINCI_RXCPPI_BUFCNT0_REG 0xE0
  54. #define DAVINCI_RXCPPI_BUFCNT1_REG 0xE4
  55. #define DAVINCI_RXCPPI_BUFCNT2_REG 0xE8
  56. #define DAVINCI_RXCPPI_BUFCNT3_REG 0xEC
  57. /* CPPI state RAM entries */
  58. #define DAVINCI_CPPI_STATERAM_BASE_OFFSET 0x100
  59. #define DAVINCI_TXCPPI_STATERAM_OFFSET(chnum) \
  60. (DAVINCI_CPPI_STATERAM_BASE_OFFSET + ((chnum) * 0x40))
  61. #define DAVINCI_RXCPPI_STATERAM_OFFSET(chnum) \
  62. (DAVINCI_CPPI_STATERAM_BASE_OFFSET + 0x20 + ((chnum) * 0x40))
  63. /* CPPI masks */
  64. #define DAVINCI_DMA_CTRL_ENABLE 1
  65. #define DAVINCI_DMA_CTRL_DISABLE 0
  66. #define DAVINCI_DMA_ALL_CHANNELS_ENABLE 0xF
  67. #define DAVINCI_DMA_ALL_CHANNELS_DISABLE 0xF
  68. /* END CPPI-generic (?) */
  69. #define DAVINCI_USB_TX_ENDPTS_MASK 0x1f /* ep0 + 4 tx */
  70. #define DAVINCI_USB_RX_ENDPTS_MASK 0x1e /* 4 rx */
  71. #define DAVINCI_USB_USBINT_SHIFT 16
  72. #define DAVINCI_USB_TXINT_SHIFT 0
  73. #define DAVINCI_USB_RXINT_SHIFT 8
  74. #define DAVINCI_INTR_DRVVBUS 0x0100
  75. #define DAVINCI_USB_USBINT_MASK 0x01ff0000 /* 8 Mentor, DRVVBUS */
  76. #define DAVINCI_USB_TXINT_MASK \
  77. (DAVINCI_USB_TX_ENDPTS_MASK << DAVINCI_USB_TXINT_SHIFT)
  78. #define DAVINCI_USB_RXINT_MASK \
  79. (DAVINCI_USB_RX_ENDPTS_MASK << DAVINCI_USB_RXINT_SHIFT)
  80. #define DAVINCI_BASE_OFFSET 0x400
  81. #endif /* __MUSB_HDRDF_H__ */