fsl_usb2_udc.c 65 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480
  1. /*
  2. * Copyright (C) 2004-2007 Freescale Semicondutor, Inc. All rights reserved.
  3. *
  4. * Author: Li Yang <leoli@freescale.com>
  5. * Jiang Bo <tanya.jiang@freescale.com>
  6. *
  7. * Description:
  8. * Freescale high-speed USB SOC DR module device controller driver.
  9. * This can be found on MPC8349E/MPC8313E cpus.
  10. * The driver is previously named as mpc_udc. Based on bare board
  11. * code from Dave Liu and Shlomi Gridish.
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. */
  18. #undef VERBOSE
  19. #include <linux/module.h>
  20. #include <linux/kernel.h>
  21. #include <linux/ioport.h>
  22. #include <linux/types.h>
  23. #include <linux/errno.h>
  24. #include <linux/delay.h>
  25. #include <linux/sched.h>
  26. #include <linux/slab.h>
  27. #include <linux/init.h>
  28. #include <linux/timer.h>
  29. #include <linux/list.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/proc_fs.h>
  32. #include <linux/mm.h>
  33. #include <linux/moduleparam.h>
  34. #include <linux/device.h>
  35. #include <linux/usb/ch9.h>
  36. #include <linux/usb/gadget.h>
  37. #include <linux/usb/otg.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/platform_device.h>
  40. #include <linux/fsl_devices.h>
  41. #include <linux/dmapool.h>
  42. #include <asm/byteorder.h>
  43. #include <asm/io.h>
  44. #include <asm/irq.h>
  45. #include <asm/system.h>
  46. #include <asm/unaligned.h>
  47. #include <asm/dma.h>
  48. #include <asm/cacheflush.h>
  49. #include "fsl_usb2_udc.h"
  50. #define DRIVER_DESC "Freescale High-Speed USB SOC Device Controller driver"
  51. #define DRIVER_AUTHOR "Li Yang/Jiang Bo"
  52. #define DRIVER_VERSION "Apr 20, 2007"
  53. #define DMA_ADDR_INVALID (~(dma_addr_t)0)
  54. static const char driver_name[] = "fsl-usb2-udc";
  55. static const char driver_desc[] = DRIVER_DESC;
  56. volatile static struct usb_dr_device *dr_regs = NULL;
  57. volatile static struct usb_sys_interface *usb_sys_regs = NULL;
  58. /* it is initialized in probe() */
  59. static struct fsl_udc *udc_controller = NULL;
  60. static const struct usb_endpoint_descriptor
  61. fsl_ep0_desc = {
  62. .bLength = USB_DT_ENDPOINT_SIZE,
  63. .bDescriptorType = USB_DT_ENDPOINT,
  64. .bEndpointAddress = 0,
  65. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  66. .wMaxPacketSize = USB_MAX_CTRL_PAYLOAD,
  67. };
  68. static int fsl_udc_suspend(struct platform_device *pdev, pm_message_t state);
  69. static int fsl_udc_resume(struct platform_device *pdev);
  70. static void fsl_ep_fifo_flush(struct usb_ep *_ep);
  71. #ifdef CONFIG_PPC32
  72. #define fsl_readl(addr) in_le32(addr)
  73. #define fsl_writel(addr, val32) out_le32(val32, addr)
  74. #else
  75. #define fsl_readl(addr) readl(addr)
  76. #define fsl_writel(addr, val32) writel(addr, val32)
  77. #endif
  78. /********************************************************************
  79. * Internal Used Function
  80. ********************************************************************/
  81. /*-----------------------------------------------------------------
  82. * done() - retire a request; caller blocked irqs
  83. * @status : request status to be set, only works when
  84. * request is still in progress.
  85. *--------------------------------------------------------------*/
  86. static void done(struct fsl_ep *ep, struct fsl_req *req, int status)
  87. {
  88. struct fsl_udc *udc = NULL;
  89. unsigned char stopped = ep->stopped;
  90. struct ep_td_struct *curr_td, *next_td;
  91. int j;
  92. udc = (struct fsl_udc *)ep->udc;
  93. /* Removed the req from fsl_ep->queue */
  94. list_del_init(&req->queue);
  95. /* req.status should be set as -EINPROGRESS in ep_queue() */
  96. if (req->req.status == -EINPROGRESS)
  97. req->req.status = status;
  98. else
  99. status = req->req.status;
  100. /* Free dtd for the request */
  101. next_td = req->head;
  102. for (j = 0; j < req->dtd_count; j++) {
  103. curr_td = next_td;
  104. if (j != req->dtd_count - 1) {
  105. next_td = curr_td->next_td_virt;
  106. }
  107. dma_pool_free(udc->td_pool, curr_td, curr_td->td_dma);
  108. }
  109. if (req->mapped) {
  110. dma_unmap_single(ep->udc->gadget.dev.parent,
  111. req->req.dma, req->req.length,
  112. ep_is_in(ep)
  113. ? DMA_TO_DEVICE
  114. : DMA_FROM_DEVICE);
  115. req->req.dma = DMA_ADDR_INVALID;
  116. req->mapped = 0;
  117. } else
  118. dma_sync_single_for_cpu(ep->udc->gadget.dev.parent,
  119. req->req.dma, req->req.length,
  120. ep_is_in(ep)
  121. ? DMA_TO_DEVICE
  122. : DMA_FROM_DEVICE);
  123. if (status && (status != -ESHUTDOWN))
  124. VDBG("complete %s req %p stat %d len %u/%u",
  125. ep->ep.name, &req->req, status,
  126. req->req.actual, req->req.length);
  127. ep->stopped = 1;
  128. spin_unlock(&ep->udc->lock);
  129. /* complete() is from gadget layer,
  130. * eg fsg->bulk_in_complete() */
  131. if (req->req.complete)
  132. req->req.complete(&ep->ep, &req->req);
  133. spin_lock(&ep->udc->lock);
  134. ep->stopped = stopped;
  135. }
  136. /*-----------------------------------------------------------------
  137. * nuke(): delete all requests related to this ep
  138. * called with spinlock held
  139. *--------------------------------------------------------------*/
  140. static void nuke(struct fsl_ep *ep, int status)
  141. {
  142. ep->stopped = 1;
  143. /* Flush fifo */
  144. fsl_ep_fifo_flush(&ep->ep);
  145. /* Whether this eq has request linked */
  146. while (!list_empty(&ep->queue)) {
  147. struct fsl_req *req = NULL;
  148. req = list_entry(ep->queue.next, struct fsl_req, queue);
  149. done(ep, req, status);
  150. }
  151. }
  152. /*------------------------------------------------------------------
  153. Internal Hardware related function
  154. ------------------------------------------------------------------*/
  155. static int dr_controller_setup(struct fsl_udc *udc)
  156. {
  157. unsigned int tmp = 0, portctrl = 0, ctrl = 0;
  158. unsigned long timeout;
  159. #define FSL_UDC_RESET_TIMEOUT 1000
  160. /* before here, make sure dr_regs has been initialized */
  161. if (!udc)
  162. return -EINVAL;
  163. /* Stop and reset the usb controller */
  164. tmp = fsl_readl(&dr_regs->usbcmd);
  165. tmp &= ~USB_CMD_RUN_STOP;
  166. fsl_writel(tmp, &dr_regs->usbcmd);
  167. tmp = fsl_readl(&dr_regs->usbcmd);
  168. tmp |= USB_CMD_CTRL_RESET;
  169. fsl_writel(tmp, &dr_regs->usbcmd);
  170. /* Wait for reset to complete */
  171. timeout = jiffies + FSL_UDC_RESET_TIMEOUT;
  172. while (fsl_readl(&dr_regs->usbcmd) & USB_CMD_CTRL_RESET) {
  173. if (time_after(jiffies, timeout)) {
  174. ERR("udc reset timeout! \n");
  175. return -ETIMEDOUT;
  176. }
  177. cpu_relax();
  178. }
  179. /* Set the controller as device mode */
  180. tmp = fsl_readl(&dr_regs->usbmode);
  181. tmp |= USB_MODE_CTRL_MODE_DEVICE;
  182. /* Disable Setup Lockout */
  183. tmp |= USB_MODE_SETUP_LOCK_OFF;
  184. fsl_writel(tmp, &dr_regs->usbmode);
  185. /* Clear the setup status */
  186. fsl_writel(0, &dr_regs->usbsts);
  187. tmp = udc->ep_qh_dma;
  188. tmp &= USB_EP_LIST_ADDRESS_MASK;
  189. fsl_writel(tmp, &dr_regs->endpointlistaddr);
  190. VDBG("vir[qh_base] is %p phy[qh_base] is 0x%8x reg is 0x%8x",
  191. udc->ep_qh, (int)tmp,
  192. fsl_readl(&dr_regs->endpointlistaddr));
  193. /* Config PHY interface */
  194. portctrl = fsl_readl(&dr_regs->portsc1);
  195. portctrl &= ~(PORTSCX_PHY_TYPE_SEL | PORTSCX_PORT_WIDTH);
  196. switch (udc->phy_mode) {
  197. case FSL_USB2_PHY_ULPI:
  198. portctrl |= PORTSCX_PTS_ULPI;
  199. break;
  200. case FSL_USB2_PHY_UTMI_WIDE:
  201. portctrl |= PORTSCX_PTW_16BIT;
  202. /* fall through */
  203. case FSL_USB2_PHY_UTMI:
  204. portctrl |= PORTSCX_PTS_UTMI;
  205. break;
  206. case FSL_USB2_PHY_SERIAL:
  207. portctrl |= PORTSCX_PTS_FSLS;
  208. break;
  209. default:
  210. return -EINVAL;
  211. }
  212. fsl_writel(portctrl, &dr_regs->portsc1);
  213. /* Config control enable i/o output, cpu endian register */
  214. ctrl = __raw_readl(&usb_sys_regs->control);
  215. ctrl |= USB_CTRL_IOENB;
  216. __raw_writel(ctrl, &usb_sys_regs->control);
  217. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  218. /* Turn on cache snooping hardware, since some PowerPC platforms
  219. * wholly rely on hardware to deal with cache coherent. */
  220. /* Setup Snooping for all the 4GB space */
  221. tmp = SNOOP_SIZE_2GB; /* starts from 0x0, size 2G */
  222. __raw_writel(tmp, &usb_sys_regs->snoop1);
  223. tmp |= 0x80000000; /* starts from 0x8000000, size 2G */
  224. __raw_writel(tmp, &usb_sys_regs->snoop2);
  225. #endif
  226. return 0;
  227. }
  228. /* Enable DR irq and set controller to run state */
  229. static void dr_controller_run(struct fsl_udc *udc)
  230. {
  231. u32 temp;
  232. /* Enable DR irq reg */
  233. temp = USB_INTR_INT_EN | USB_INTR_ERR_INT_EN
  234. | USB_INTR_PTC_DETECT_EN | USB_INTR_RESET_EN
  235. | USB_INTR_DEVICE_SUSPEND | USB_INTR_SYS_ERR_EN;
  236. fsl_writel(temp, &dr_regs->usbintr);
  237. /* Clear stopped bit */
  238. udc->stopped = 0;
  239. /* Set the controller as device mode */
  240. temp = fsl_readl(&dr_regs->usbmode);
  241. temp |= USB_MODE_CTRL_MODE_DEVICE;
  242. fsl_writel(temp, &dr_regs->usbmode);
  243. /* Set controller to Run */
  244. temp = fsl_readl(&dr_regs->usbcmd);
  245. temp |= USB_CMD_RUN_STOP;
  246. fsl_writel(temp, &dr_regs->usbcmd);
  247. return;
  248. }
  249. static void dr_controller_stop(struct fsl_udc *udc)
  250. {
  251. unsigned int tmp;
  252. /* disable all INTR */
  253. fsl_writel(0, &dr_regs->usbintr);
  254. /* Set stopped bit for isr */
  255. udc->stopped = 1;
  256. /* disable IO output */
  257. /* usb_sys_regs->control = 0; */
  258. /* set controller to Stop */
  259. tmp = fsl_readl(&dr_regs->usbcmd);
  260. tmp &= ~USB_CMD_RUN_STOP;
  261. fsl_writel(tmp, &dr_regs->usbcmd);
  262. return;
  263. }
  264. void dr_ep_setup(unsigned char ep_num, unsigned char dir, unsigned char ep_type)
  265. {
  266. unsigned int tmp_epctrl = 0;
  267. tmp_epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  268. if (dir) {
  269. if (ep_num)
  270. tmp_epctrl |= EPCTRL_TX_DATA_TOGGLE_RST;
  271. tmp_epctrl |= EPCTRL_TX_ENABLE;
  272. tmp_epctrl |= ((unsigned int)(ep_type)
  273. << EPCTRL_TX_EP_TYPE_SHIFT);
  274. } else {
  275. if (ep_num)
  276. tmp_epctrl |= EPCTRL_RX_DATA_TOGGLE_RST;
  277. tmp_epctrl |= EPCTRL_RX_ENABLE;
  278. tmp_epctrl |= ((unsigned int)(ep_type)
  279. << EPCTRL_RX_EP_TYPE_SHIFT);
  280. }
  281. fsl_writel(tmp_epctrl, &dr_regs->endptctrl[ep_num]);
  282. }
  283. static void
  284. dr_ep_change_stall(unsigned char ep_num, unsigned char dir, int value)
  285. {
  286. u32 tmp_epctrl = 0;
  287. tmp_epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  288. if (value) {
  289. /* set the stall bit */
  290. if (dir)
  291. tmp_epctrl |= EPCTRL_TX_EP_STALL;
  292. else
  293. tmp_epctrl |= EPCTRL_RX_EP_STALL;
  294. } else {
  295. /* clear the stall bit and reset data toggle */
  296. if (dir) {
  297. tmp_epctrl &= ~EPCTRL_TX_EP_STALL;
  298. tmp_epctrl |= EPCTRL_TX_DATA_TOGGLE_RST;
  299. } else {
  300. tmp_epctrl &= ~EPCTRL_RX_EP_STALL;
  301. tmp_epctrl |= EPCTRL_RX_DATA_TOGGLE_RST;
  302. }
  303. }
  304. fsl_writel(tmp_epctrl, &dr_regs->endptctrl[ep_num]);
  305. }
  306. /* Get stall status of a specific ep
  307. Return: 0: not stalled; 1:stalled */
  308. static int dr_ep_get_stall(unsigned char ep_num, unsigned char dir)
  309. {
  310. u32 epctrl;
  311. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  312. if (dir)
  313. return (epctrl & EPCTRL_TX_EP_STALL) ? 1 : 0;
  314. else
  315. return (epctrl & EPCTRL_RX_EP_STALL) ? 1 : 0;
  316. }
  317. /********************************************************************
  318. Internal Structure Build up functions
  319. ********************************************************************/
  320. /*------------------------------------------------------------------
  321. * struct_ep_qh_setup(): set the Endpoint Capabilites field of QH
  322. * @zlt: Zero Length Termination Select (1: disable; 0: enable)
  323. * @mult: Mult field
  324. ------------------------------------------------------------------*/
  325. static void struct_ep_qh_setup(struct fsl_udc *udc, unsigned char ep_num,
  326. unsigned char dir, unsigned char ep_type,
  327. unsigned int max_pkt_len,
  328. unsigned int zlt, unsigned char mult)
  329. {
  330. struct ep_queue_head *p_QH = &udc->ep_qh[2 * ep_num + dir];
  331. unsigned int tmp = 0;
  332. /* set the Endpoint Capabilites in QH */
  333. switch (ep_type) {
  334. case USB_ENDPOINT_XFER_CONTROL:
  335. /* Interrupt On Setup (IOS). for control ep */
  336. tmp = (max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS)
  337. | EP_QUEUE_HEAD_IOS;
  338. break;
  339. case USB_ENDPOINT_XFER_ISOC:
  340. tmp = (max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS)
  341. | (mult << EP_QUEUE_HEAD_MULT_POS);
  342. break;
  343. case USB_ENDPOINT_XFER_BULK:
  344. case USB_ENDPOINT_XFER_INT:
  345. tmp = max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS;
  346. break;
  347. default:
  348. VDBG("error ep type is %d", ep_type);
  349. return;
  350. }
  351. if (zlt)
  352. tmp |= EP_QUEUE_HEAD_ZLT_SEL;
  353. p_QH->max_pkt_length = cpu_to_le32(tmp);
  354. return;
  355. }
  356. /* Setup qh structure and ep register for ep0. */
  357. static void ep0_setup(struct fsl_udc *udc)
  358. {
  359. /* the intialization of an ep includes: fields in QH, Regs,
  360. * fsl_ep struct */
  361. struct_ep_qh_setup(udc, 0, USB_RECV, USB_ENDPOINT_XFER_CONTROL,
  362. USB_MAX_CTRL_PAYLOAD, 0, 0);
  363. struct_ep_qh_setup(udc, 0, USB_SEND, USB_ENDPOINT_XFER_CONTROL,
  364. USB_MAX_CTRL_PAYLOAD, 0, 0);
  365. dr_ep_setup(0, USB_RECV, USB_ENDPOINT_XFER_CONTROL);
  366. dr_ep_setup(0, USB_SEND, USB_ENDPOINT_XFER_CONTROL);
  367. return;
  368. }
  369. /***********************************************************************
  370. Endpoint Management Functions
  371. ***********************************************************************/
  372. /*-------------------------------------------------------------------------
  373. * when configurations are set, or when interface settings change
  374. * for example the do_set_interface() in gadget layer,
  375. * the driver will enable or disable the relevant endpoints
  376. * ep0 doesn't use this routine. It is always enabled.
  377. -------------------------------------------------------------------------*/
  378. static int fsl_ep_enable(struct usb_ep *_ep,
  379. const struct usb_endpoint_descriptor *desc)
  380. {
  381. struct fsl_udc *udc = NULL;
  382. struct fsl_ep *ep = NULL;
  383. unsigned short max = 0;
  384. unsigned char mult = 0, zlt;
  385. int retval = -EINVAL;
  386. unsigned long flags = 0;
  387. ep = container_of(_ep, struct fsl_ep, ep);
  388. /* catch various bogus parameters */
  389. if (!_ep || !desc || ep->desc
  390. || (desc->bDescriptorType != USB_DT_ENDPOINT))
  391. return -EINVAL;
  392. udc = ep->udc;
  393. if (!udc->driver || (udc->gadget.speed == USB_SPEED_UNKNOWN))
  394. return -ESHUTDOWN;
  395. max = le16_to_cpu(desc->wMaxPacketSize);
  396. /* Disable automatic zlp generation. Driver is reponsible to indicate
  397. * explicitly through req->req.zero. This is needed to enable multi-td
  398. * request. */
  399. zlt = 1;
  400. /* Assume the max packet size from gadget is always correct */
  401. switch (desc->bmAttributes & 0x03) {
  402. case USB_ENDPOINT_XFER_CONTROL:
  403. case USB_ENDPOINT_XFER_BULK:
  404. case USB_ENDPOINT_XFER_INT:
  405. /* mult = 0. Execute N Transactions as demonstrated by
  406. * the USB variable length packet protocol where N is
  407. * computed using the Maximum Packet Length (dQH) and
  408. * the Total Bytes field (dTD) */
  409. mult = 0;
  410. break;
  411. case USB_ENDPOINT_XFER_ISOC:
  412. /* Calculate transactions needed for high bandwidth iso */
  413. mult = (unsigned char)(1 + ((max >> 11) & 0x03));
  414. max = max & 0x8ff; /* bit 0~10 */
  415. /* 3 transactions at most */
  416. if (mult > 3)
  417. goto en_done;
  418. break;
  419. default:
  420. goto en_done;
  421. }
  422. spin_lock_irqsave(&udc->lock, flags);
  423. ep->ep.maxpacket = max;
  424. ep->desc = desc;
  425. ep->stopped = 0;
  426. /* Controller related setup */
  427. /* Init EPx Queue Head (Ep Capabilites field in QH
  428. * according to max, zlt, mult) */
  429. struct_ep_qh_setup(udc, (unsigned char) ep_index(ep),
  430. (unsigned char) ((desc->bEndpointAddress & USB_DIR_IN)
  431. ? USB_SEND : USB_RECV),
  432. (unsigned char) (desc->bmAttributes
  433. & USB_ENDPOINT_XFERTYPE_MASK),
  434. max, zlt, mult);
  435. /* Init endpoint ctrl register */
  436. dr_ep_setup((unsigned char) ep_index(ep),
  437. (unsigned char) ((desc->bEndpointAddress & USB_DIR_IN)
  438. ? USB_SEND : USB_RECV),
  439. (unsigned char) (desc->bmAttributes
  440. & USB_ENDPOINT_XFERTYPE_MASK));
  441. spin_unlock_irqrestore(&udc->lock, flags);
  442. retval = 0;
  443. VDBG("enabled %s (ep%d%s) maxpacket %d",ep->ep.name,
  444. ep->desc->bEndpointAddress & 0x0f,
  445. (desc->bEndpointAddress & USB_DIR_IN)
  446. ? "in" : "out", max);
  447. en_done:
  448. return retval;
  449. }
  450. /*---------------------------------------------------------------------
  451. * @ep : the ep being unconfigured. May not be ep0
  452. * Any pending and uncomplete req will complete with status (-ESHUTDOWN)
  453. *---------------------------------------------------------------------*/
  454. static int fsl_ep_disable(struct usb_ep *_ep)
  455. {
  456. struct fsl_udc *udc = NULL;
  457. struct fsl_ep *ep = NULL;
  458. unsigned long flags = 0;
  459. u32 epctrl;
  460. int ep_num;
  461. ep = container_of(_ep, struct fsl_ep, ep);
  462. if (!_ep || !ep->desc) {
  463. VDBG("%s not enabled", _ep ? ep->ep.name : NULL);
  464. return -EINVAL;
  465. }
  466. /* disable ep on controller */
  467. ep_num = ep_index(ep);
  468. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  469. if (ep_is_in(ep))
  470. epctrl &= ~EPCTRL_TX_ENABLE;
  471. else
  472. epctrl &= ~EPCTRL_RX_ENABLE;
  473. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  474. udc = (struct fsl_udc *)ep->udc;
  475. spin_lock_irqsave(&udc->lock, flags);
  476. /* nuke all pending requests (does flush) */
  477. nuke(ep, -ESHUTDOWN);
  478. ep->desc = 0;
  479. ep->stopped = 1;
  480. spin_unlock_irqrestore(&udc->lock, flags);
  481. VDBG("disabled %s OK", _ep->name);
  482. return 0;
  483. }
  484. /*---------------------------------------------------------------------
  485. * allocate a request object used by this endpoint
  486. * the main operation is to insert the req->queue to the eq->queue
  487. * Returns the request, or null if one could not be allocated
  488. *---------------------------------------------------------------------*/
  489. static struct usb_request *
  490. fsl_alloc_request(struct usb_ep *_ep, gfp_t gfp_flags)
  491. {
  492. struct fsl_req *req = NULL;
  493. req = kzalloc(sizeof *req, gfp_flags);
  494. if (!req)
  495. return NULL;
  496. req->req.dma = DMA_ADDR_INVALID;
  497. INIT_LIST_HEAD(&req->queue);
  498. return &req->req;
  499. }
  500. static void fsl_free_request(struct usb_ep *_ep, struct usb_request *_req)
  501. {
  502. struct fsl_req *req = NULL;
  503. req = container_of(_req, struct fsl_req, req);
  504. if (_req)
  505. kfree(req);
  506. }
  507. /*-------------------------------------------------------------------------*/
  508. static int fsl_queue_td(struct fsl_ep *ep, struct fsl_req *req)
  509. {
  510. int i = ep_index(ep) * 2 + ep_is_in(ep);
  511. u32 temp, bitmask, tmp_stat;
  512. struct ep_queue_head *dQH = &ep->udc->ep_qh[i];
  513. /* VDBG("QH addr Register 0x%8x", dr_regs->endpointlistaddr);
  514. VDBG("ep_qh[%d] addr is 0x%8x", i, (u32)&(ep->udc->ep_qh[i])); */
  515. bitmask = ep_is_in(ep)
  516. ? (1 << (ep_index(ep) + 16))
  517. : (1 << (ep_index(ep)));
  518. /* check if the pipe is empty */
  519. if (!(list_empty(&ep->queue))) {
  520. /* Add td to the end */
  521. struct fsl_req *lastreq;
  522. lastreq = list_entry(ep->queue.prev, struct fsl_req, queue);
  523. lastreq->tail->next_td_ptr =
  524. cpu_to_le32(req->head->td_dma & DTD_ADDR_MASK);
  525. /* Read prime bit, if 1 goto done */
  526. if (fsl_readl(&dr_regs->endpointprime) & bitmask)
  527. goto out;
  528. do {
  529. /* Set ATDTW bit in USBCMD */
  530. temp = fsl_readl(&dr_regs->usbcmd);
  531. fsl_writel(temp | USB_CMD_ATDTW, &dr_regs->usbcmd);
  532. /* Read correct status bit */
  533. tmp_stat = fsl_readl(&dr_regs->endptstatus) & bitmask;
  534. } while (!(fsl_readl(&dr_regs->usbcmd) & USB_CMD_ATDTW));
  535. /* Write ATDTW bit to 0 */
  536. temp = fsl_readl(&dr_regs->usbcmd);
  537. fsl_writel(temp & ~USB_CMD_ATDTW, &dr_regs->usbcmd);
  538. if (tmp_stat)
  539. goto out;
  540. }
  541. /* Write dQH next pointer and terminate bit to 0 */
  542. temp = req->head->td_dma & EP_QUEUE_HEAD_NEXT_POINTER_MASK;
  543. dQH->next_dtd_ptr = cpu_to_le32(temp);
  544. /* Clear active and halt bit */
  545. temp = cpu_to_le32(~(EP_QUEUE_HEAD_STATUS_ACTIVE
  546. | EP_QUEUE_HEAD_STATUS_HALT));
  547. dQH->size_ioc_int_sts &= temp;
  548. /* Prime endpoint by writing 1 to ENDPTPRIME */
  549. temp = ep_is_in(ep)
  550. ? (1 << (ep_index(ep) + 16))
  551. : (1 << (ep_index(ep)));
  552. fsl_writel(temp, &dr_regs->endpointprime);
  553. out:
  554. return 0;
  555. }
  556. /* Fill in the dTD structure
  557. * @req: request that the transfer belongs to
  558. * @length: return actually data length of the dTD
  559. * @dma: return dma address of the dTD
  560. * @is_last: return flag if it is the last dTD of the request
  561. * return: pointer to the built dTD */
  562. static struct ep_td_struct *fsl_build_dtd(struct fsl_req *req, unsigned *length,
  563. dma_addr_t *dma, int *is_last)
  564. {
  565. u32 swap_temp;
  566. struct ep_td_struct *dtd;
  567. /* how big will this transfer be? */
  568. *length = min(req->req.length - req->req.actual,
  569. (unsigned)EP_MAX_LENGTH_TRANSFER);
  570. dtd = dma_pool_alloc(udc_controller->td_pool, GFP_KERNEL, dma);
  571. if (dtd == NULL)
  572. return dtd;
  573. dtd->td_dma = *dma;
  574. /* Clear reserved field */
  575. swap_temp = cpu_to_le32(dtd->size_ioc_sts);
  576. swap_temp &= ~DTD_RESERVED_FIELDS;
  577. dtd->size_ioc_sts = cpu_to_le32(swap_temp);
  578. /* Init all of buffer page pointers */
  579. swap_temp = (u32) (req->req.dma + req->req.actual);
  580. dtd->buff_ptr0 = cpu_to_le32(swap_temp);
  581. dtd->buff_ptr1 = cpu_to_le32(swap_temp + 0x1000);
  582. dtd->buff_ptr2 = cpu_to_le32(swap_temp + 0x2000);
  583. dtd->buff_ptr3 = cpu_to_le32(swap_temp + 0x3000);
  584. dtd->buff_ptr4 = cpu_to_le32(swap_temp + 0x4000);
  585. req->req.actual += *length;
  586. /* zlp is needed if req->req.zero is set */
  587. if (req->req.zero) {
  588. if (*length == 0 || (*length % req->ep->ep.maxpacket) != 0)
  589. *is_last = 1;
  590. else
  591. *is_last = 0;
  592. } else if (req->req.length == req->req.actual)
  593. *is_last = 1;
  594. else
  595. *is_last = 0;
  596. if ((*is_last) == 0)
  597. VDBG("multi-dtd request!\n");
  598. /* Fill in the transfer size; set active bit */
  599. swap_temp = ((*length << DTD_LENGTH_BIT_POS) | DTD_STATUS_ACTIVE);
  600. /* Enable interrupt for the last dtd of a request */
  601. if (*is_last && !req->req.no_interrupt)
  602. swap_temp |= DTD_IOC;
  603. dtd->size_ioc_sts = cpu_to_le32(swap_temp);
  604. mb();
  605. VDBG("length = %d address= 0x%x", *length, (int)*dma);
  606. return dtd;
  607. }
  608. /* Generate dtd chain for a request */
  609. static int fsl_req_to_dtd(struct fsl_req *req)
  610. {
  611. unsigned count;
  612. int is_last;
  613. int is_first =1;
  614. struct ep_td_struct *last_dtd = NULL, *dtd;
  615. dma_addr_t dma;
  616. do {
  617. dtd = fsl_build_dtd(req, &count, &dma, &is_last);
  618. if (dtd == NULL)
  619. return -ENOMEM;
  620. if (is_first) {
  621. is_first = 0;
  622. req->head = dtd;
  623. } else {
  624. last_dtd->next_td_ptr = cpu_to_le32(dma);
  625. last_dtd->next_td_virt = dtd;
  626. }
  627. last_dtd = dtd;
  628. req->dtd_count++;
  629. } while (!is_last);
  630. dtd->next_td_ptr = cpu_to_le32(DTD_NEXT_TERMINATE);
  631. req->tail = dtd;
  632. return 0;
  633. }
  634. /* queues (submits) an I/O request to an endpoint */
  635. static int
  636. fsl_ep_queue(struct usb_ep *_ep, struct usb_request *_req, gfp_t gfp_flags)
  637. {
  638. struct fsl_ep *ep = container_of(_ep, struct fsl_ep, ep);
  639. struct fsl_req *req = container_of(_req, struct fsl_req, req);
  640. struct fsl_udc *udc;
  641. unsigned long flags;
  642. int is_iso = 0;
  643. /* catch various bogus parameters */
  644. if (!_req || !req->req.complete || !req->req.buf
  645. || !list_empty(&req->queue)) {
  646. VDBG("%s, bad params\n", __func__);
  647. return -EINVAL;
  648. }
  649. if (unlikely(!_ep || !ep->desc)) {
  650. VDBG("%s, bad ep\n", __func__);
  651. return -EINVAL;
  652. }
  653. if (ep->desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  654. if (req->req.length > ep->ep.maxpacket)
  655. return -EMSGSIZE;
  656. is_iso = 1;
  657. }
  658. udc = ep->udc;
  659. if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN)
  660. return -ESHUTDOWN;
  661. req->ep = ep;
  662. /* map virtual address to hardware */
  663. if (req->req.dma == DMA_ADDR_INVALID) {
  664. req->req.dma = dma_map_single(ep->udc->gadget.dev.parent,
  665. req->req.buf,
  666. req->req.length, ep_is_in(ep)
  667. ? DMA_TO_DEVICE
  668. : DMA_FROM_DEVICE);
  669. req->mapped = 1;
  670. } else {
  671. dma_sync_single_for_device(ep->udc->gadget.dev.parent,
  672. req->req.dma, req->req.length,
  673. ep_is_in(ep)
  674. ? DMA_TO_DEVICE
  675. : DMA_FROM_DEVICE);
  676. req->mapped = 0;
  677. }
  678. req->req.status = -EINPROGRESS;
  679. req->req.actual = 0;
  680. req->dtd_count = 0;
  681. spin_lock_irqsave(&udc->lock, flags);
  682. /* build dtds and push them to device queue */
  683. if (!fsl_req_to_dtd(req)) {
  684. fsl_queue_td(ep, req);
  685. } else {
  686. spin_unlock_irqrestore(&udc->lock, flags);
  687. return -ENOMEM;
  688. }
  689. /* Update ep0 state */
  690. if ((ep_index(ep) == 0))
  691. udc->ep0_state = DATA_STATE_XMIT;
  692. /* irq handler advances the queue */
  693. if (req != NULL)
  694. list_add_tail(&req->queue, &ep->queue);
  695. spin_unlock_irqrestore(&udc->lock, flags);
  696. return 0;
  697. }
  698. /* dequeues (cancels, unlinks) an I/O request from an endpoint */
  699. static int fsl_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  700. {
  701. struct fsl_ep *ep = container_of(_ep, struct fsl_ep, ep);
  702. struct fsl_req *req;
  703. unsigned long flags;
  704. int ep_num, stopped, ret = 0;
  705. u32 epctrl;
  706. if (!_ep || !_req)
  707. return -EINVAL;
  708. spin_lock_irqsave(&ep->udc->lock, flags);
  709. stopped = ep->stopped;
  710. /* Stop the ep before we deal with the queue */
  711. ep->stopped = 1;
  712. ep_num = ep_index(ep);
  713. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  714. if (ep_is_in(ep))
  715. epctrl &= ~EPCTRL_TX_ENABLE;
  716. else
  717. epctrl &= ~EPCTRL_RX_ENABLE;
  718. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  719. /* make sure it's actually queued on this endpoint */
  720. list_for_each_entry(req, &ep->queue, queue) {
  721. if (&req->req == _req)
  722. break;
  723. }
  724. if (&req->req != _req) {
  725. ret = -EINVAL;
  726. goto out;
  727. }
  728. /* The request is in progress, or completed but not dequeued */
  729. if (ep->queue.next == &req->queue) {
  730. _req->status = -ECONNRESET;
  731. fsl_ep_fifo_flush(_ep); /* flush current transfer */
  732. /* The request isn't the last request in this ep queue */
  733. if (req->queue.next != &ep->queue) {
  734. struct ep_queue_head *qh;
  735. struct fsl_req *next_req;
  736. qh = ep->qh;
  737. next_req = list_entry(req->queue.next, struct fsl_req,
  738. queue);
  739. /* Point the QH to the first TD of next request */
  740. fsl_writel((u32) next_req->head, &qh->curr_dtd_ptr);
  741. }
  742. /* The request hasn't been processed, patch up the TD chain */
  743. } else {
  744. struct fsl_req *prev_req;
  745. prev_req = list_entry(req->queue.prev, struct fsl_req, queue);
  746. fsl_writel(fsl_readl(&req->tail->next_td_ptr),
  747. &prev_req->tail->next_td_ptr);
  748. }
  749. done(ep, req, -ECONNRESET);
  750. /* Enable EP */
  751. out: epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  752. if (ep_is_in(ep))
  753. epctrl |= EPCTRL_TX_ENABLE;
  754. else
  755. epctrl |= EPCTRL_RX_ENABLE;
  756. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  757. ep->stopped = stopped;
  758. spin_unlock_irqrestore(&ep->udc->lock, flags);
  759. return ret;
  760. }
  761. /*-------------------------------------------------------------------------*/
  762. /*-----------------------------------------------------------------
  763. * modify the endpoint halt feature
  764. * @ep: the non-isochronous endpoint being stalled
  765. * @value: 1--set halt 0--clear halt
  766. * Returns zero, or a negative error code.
  767. *----------------------------------------------------------------*/
  768. static int fsl_ep_set_halt(struct usb_ep *_ep, int value)
  769. {
  770. struct fsl_ep *ep = NULL;
  771. unsigned long flags = 0;
  772. int status = -EOPNOTSUPP; /* operation not supported */
  773. unsigned char ep_dir = 0, ep_num = 0;
  774. struct fsl_udc *udc = NULL;
  775. ep = container_of(_ep, struct fsl_ep, ep);
  776. udc = ep->udc;
  777. if (!_ep || !ep->desc) {
  778. status = -EINVAL;
  779. goto out;
  780. }
  781. if (ep->desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  782. status = -EOPNOTSUPP;
  783. goto out;
  784. }
  785. /* Attempt to halt IN ep will fail if any transfer requests
  786. * are still queue */
  787. if (value && ep_is_in(ep) && !list_empty(&ep->queue)) {
  788. status = -EAGAIN;
  789. goto out;
  790. }
  791. status = 0;
  792. ep_dir = ep_is_in(ep) ? USB_SEND : USB_RECV;
  793. ep_num = (unsigned char)(ep_index(ep));
  794. spin_lock_irqsave(&ep->udc->lock, flags);
  795. dr_ep_change_stall(ep_num, ep_dir, value);
  796. spin_unlock_irqrestore(&ep->udc->lock, flags);
  797. if (ep_index(ep) == 0) {
  798. udc->ep0_state = WAIT_FOR_SETUP;
  799. udc->ep0_dir = 0;
  800. }
  801. out:
  802. VDBG(" %s %s halt stat %d", ep->ep.name,
  803. value ? "set" : "clear", status);
  804. return status;
  805. }
  806. static void fsl_ep_fifo_flush(struct usb_ep *_ep)
  807. {
  808. struct fsl_ep *ep;
  809. int ep_num, ep_dir;
  810. u32 bits;
  811. unsigned long timeout;
  812. #define FSL_UDC_FLUSH_TIMEOUT 1000
  813. if (!_ep) {
  814. return;
  815. } else {
  816. ep = container_of(_ep, struct fsl_ep, ep);
  817. if (!ep->desc)
  818. return;
  819. }
  820. ep_num = ep_index(ep);
  821. ep_dir = ep_is_in(ep) ? USB_SEND : USB_RECV;
  822. if (ep_num == 0)
  823. bits = (1 << 16) | 1;
  824. else if (ep_dir == USB_SEND)
  825. bits = 1 << (16 + ep_num);
  826. else
  827. bits = 1 << ep_num;
  828. timeout = jiffies + FSL_UDC_FLUSH_TIMEOUT;
  829. do {
  830. fsl_writel(bits, &dr_regs->endptflush);
  831. /* Wait until flush complete */
  832. while (fsl_readl(&dr_regs->endptflush)) {
  833. if (time_after(jiffies, timeout)) {
  834. ERR("ep flush timeout\n");
  835. return;
  836. }
  837. cpu_relax();
  838. }
  839. /* See if we need to flush again */
  840. } while (fsl_readl(&dr_regs->endptstatus) & bits);
  841. }
  842. static struct usb_ep_ops fsl_ep_ops = {
  843. .enable = fsl_ep_enable,
  844. .disable = fsl_ep_disable,
  845. .alloc_request = fsl_alloc_request,
  846. .free_request = fsl_free_request,
  847. .queue = fsl_ep_queue,
  848. .dequeue = fsl_ep_dequeue,
  849. .set_halt = fsl_ep_set_halt,
  850. .fifo_flush = fsl_ep_fifo_flush, /* flush fifo */
  851. };
  852. /*-------------------------------------------------------------------------
  853. Gadget Driver Layer Operations
  854. -------------------------------------------------------------------------*/
  855. /*----------------------------------------------------------------------
  856. * Get the current frame number (from DR frame_index Reg )
  857. *----------------------------------------------------------------------*/
  858. static int fsl_get_frame(struct usb_gadget *gadget)
  859. {
  860. return (int)(fsl_readl(&dr_regs->frindex) & USB_FRINDEX_MASKS);
  861. }
  862. /*-----------------------------------------------------------------------
  863. * Tries to wake up the host connected to this gadget
  864. -----------------------------------------------------------------------*/
  865. static int fsl_wakeup(struct usb_gadget *gadget)
  866. {
  867. struct fsl_udc *udc = container_of(gadget, struct fsl_udc, gadget);
  868. u32 portsc;
  869. /* Remote wakeup feature not enabled by host */
  870. if (!udc->remote_wakeup)
  871. return -ENOTSUPP;
  872. portsc = fsl_readl(&dr_regs->portsc1);
  873. /* not suspended? */
  874. if (!(portsc & PORTSCX_PORT_SUSPEND))
  875. return 0;
  876. /* trigger force resume */
  877. portsc |= PORTSCX_PORT_FORCE_RESUME;
  878. fsl_writel(portsc, &dr_regs->portsc1);
  879. return 0;
  880. }
  881. static int can_pullup(struct fsl_udc *udc)
  882. {
  883. return udc->driver && udc->softconnect && udc->vbus_active;
  884. }
  885. /* Notify controller that VBUS is powered, Called by whatever
  886. detects VBUS sessions */
  887. static int fsl_vbus_session(struct usb_gadget *gadget, int is_active)
  888. {
  889. struct fsl_udc *udc;
  890. unsigned long flags;
  891. udc = container_of(gadget, struct fsl_udc, gadget);
  892. spin_lock_irqsave(&udc->lock, flags);
  893. VDBG("VBUS %s\n", is_active ? "on" : "off");
  894. udc->vbus_active = (is_active != 0);
  895. if (can_pullup(udc))
  896. fsl_writel((fsl_readl(&dr_regs->usbcmd) | USB_CMD_RUN_STOP),
  897. &dr_regs->usbcmd);
  898. else
  899. fsl_writel((fsl_readl(&dr_regs->usbcmd) & ~USB_CMD_RUN_STOP),
  900. &dr_regs->usbcmd);
  901. spin_unlock_irqrestore(&udc->lock, flags);
  902. return 0;
  903. }
  904. /* constrain controller's VBUS power usage
  905. * This call is used by gadget drivers during SET_CONFIGURATION calls,
  906. * reporting how much power the device may consume. For example, this
  907. * could affect how quickly batteries are recharged.
  908. *
  909. * Returns zero on success, else negative errno.
  910. */
  911. static int fsl_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  912. {
  913. struct fsl_udc *udc;
  914. udc = container_of(gadget, struct fsl_udc, gadget);
  915. if (udc->transceiver)
  916. return otg_set_power(udc->transceiver, mA);
  917. return -ENOTSUPP;
  918. }
  919. /* Change Data+ pullup status
  920. * this func is used by usb_gadget_connect/disconnet
  921. */
  922. static int fsl_pullup(struct usb_gadget *gadget, int is_on)
  923. {
  924. struct fsl_udc *udc;
  925. udc = container_of(gadget, struct fsl_udc, gadget);
  926. udc->softconnect = (is_on != 0);
  927. if (can_pullup(udc))
  928. fsl_writel((fsl_readl(&dr_regs->usbcmd) | USB_CMD_RUN_STOP),
  929. &dr_regs->usbcmd);
  930. else
  931. fsl_writel((fsl_readl(&dr_regs->usbcmd) & ~USB_CMD_RUN_STOP),
  932. &dr_regs->usbcmd);
  933. return 0;
  934. }
  935. /* defined in gadget.h */
  936. static struct usb_gadget_ops fsl_gadget_ops = {
  937. .get_frame = fsl_get_frame,
  938. .wakeup = fsl_wakeup,
  939. /* .set_selfpowered = fsl_set_selfpowered, */ /* Always selfpowered */
  940. .vbus_session = fsl_vbus_session,
  941. .vbus_draw = fsl_vbus_draw,
  942. .pullup = fsl_pullup,
  943. };
  944. /* Set protocol stall on ep0, protocol stall will automatically be cleared
  945. on new transaction */
  946. static void ep0stall(struct fsl_udc *udc)
  947. {
  948. u32 tmp;
  949. /* must set tx and rx to stall at the same time */
  950. tmp = fsl_readl(&dr_regs->endptctrl[0]);
  951. tmp |= EPCTRL_TX_EP_STALL | EPCTRL_RX_EP_STALL;
  952. fsl_writel(tmp, &dr_regs->endptctrl[0]);
  953. udc->ep0_state = WAIT_FOR_SETUP;
  954. udc->ep0_dir = 0;
  955. }
  956. /* Prime a status phase for ep0 */
  957. static int ep0_prime_status(struct fsl_udc *udc, int direction)
  958. {
  959. struct fsl_req *req = udc->status_req;
  960. struct fsl_ep *ep;
  961. int status = 0;
  962. if (direction == EP_DIR_IN)
  963. udc->ep0_dir = USB_DIR_IN;
  964. else
  965. udc->ep0_dir = USB_DIR_OUT;
  966. ep = &udc->eps[0];
  967. udc->ep0_state = WAIT_FOR_OUT_STATUS;
  968. req->ep = ep;
  969. req->req.length = 0;
  970. req->req.status = -EINPROGRESS;
  971. req->req.actual = 0;
  972. req->req.complete = NULL;
  973. req->dtd_count = 0;
  974. if (fsl_req_to_dtd(req) == 0)
  975. status = fsl_queue_td(ep, req);
  976. else
  977. return -ENOMEM;
  978. if (status)
  979. ERR("Can't queue ep0 status request \n");
  980. list_add_tail(&req->queue, &ep->queue);
  981. return status;
  982. }
  983. static inline int udc_reset_ep_queue(struct fsl_udc *udc, u8 pipe)
  984. {
  985. struct fsl_ep *ep = get_ep_by_pipe(udc, pipe);
  986. if (!ep->name)
  987. return 0;
  988. nuke(ep, -ESHUTDOWN);
  989. return 0;
  990. }
  991. /*
  992. * ch9 Set address
  993. */
  994. static void ch9setaddress(struct fsl_udc *udc, u16 value, u16 index, u16 length)
  995. {
  996. /* Save the new address to device struct */
  997. udc->device_address = (u8) value;
  998. /* Update usb state */
  999. udc->usb_state = USB_STATE_ADDRESS;
  1000. /* Status phase */
  1001. if (ep0_prime_status(udc, EP_DIR_IN))
  1002. ep0stall(udc);
  1003. }
  1004. /*
  1005. * ch9 Get status
  1006. */
  1007. static void ch9getstatus(struct fsl_udc *udc, u8 request_type, u16 value,
  1008. u16 index, u16 length)
  1009. {
  1010. u16 tmp = 0; /* Status, cpu endian */
  1011. struct fsl_req *req;
  1012. struct fsl_ep *ep;
  1013. int status = 0;
  1014. ep = &udc->eps[0];
  1015. if ((request_type & USB_RECIP_MASK) == USB_RECIP_DEVICE) {
  1016. /* Get device status */
  1017. tmp = 1 << USB_DEVICE_SELF_POWERED;
  1018. tmp |= udc->remote_wakeup << USB_DEVICE_REMOTE_WAKEUP;
  1019. } else if ((request_type & USB_RECIP_MASK) == USB_RECIP_INTERFACE) {
  1020. /* Get interface status */
  1021. /* We don't have interface information in udc driver */
  1022. tmp = 0;
  1023. } else if ((request_type & USB_RECIP_MASK) == USB_RECIP_ENDPOINT) {
  1024. /* Get endpoint status */
  1025. struct fsl_ep *target_ep;
  1026. target_ep = get_ep_by_pipe(udc, get_pipe_by_windex(index));
  1027. /* stall if endpoint doesn't exist */
  1028. if (!target_ep->desc)
  1029. goto stall;
  1030. tmp = dr_ep_get_stall(ep_index(target_ep), ep_is_in(target_ep))
  1031. << USB_ENDPOINT_HALT;
  1032. }
  1033. udc->ep0_dir = USB_DIR_IN;
  1034. /* Borrow the per device status_req */
  1035. req = udc->status_req;
  1036. /* Fill in the reqest structure */
  1037. *((u16 *) req->req.buf) = cpu_to_le16(tmp);
  1038. req->ep = ep;
  1039. req->req.length = 2;
  1040. req->req.status = -EINPROGRESS;
  1041. req->req.actual = 0;
  1042. req->req.complete = NULL;
  1043. req->dtd_count = 0;
  1044. /* prime the data phase */
  1045. if ((fsl_req_to_dtd(req) == 0))
  1046. status = fsl_queue_td(ep, req);
  1047. else /* no mem */
  1048. goto stall;
  1049. if (status) {
  1050. ERR("Can't respond to getstatus request \n");
  1051. goto stall;
  1052. }
  1053. list_add_tail(&req->queue, &ep->queue);
  1054. udc->ep0_state = DATA_STATE_XMIT;
  1055. return;
  1056. stall:
  1057. ep0stall(udc);
  1058. }
  1059. static void setup_received_irq(struct fsl_udc *udc,
  1060. struct usb_ctrlrequest *setup)
  1061. {
  1062. u16 wValue = le16_to_cpu(setup->wValue);
  1063. u16 wIndex = le16_to_cpu(setup->wIndex);
  1064. u16 wLength = le16_to_cpu(setup->wLength);
  1065. udc_reset_ep_queue(udc, 0);
  1066. /* We process some stardard setup requests here */
  1067. switch (setup->bRequest) {
  1068. case USB_REQ_GET_STATUS:
  1069. /* Data+Status phase from udc */
  1070. if ((setup->bRequestType & (USB_DIR_IN | USB_TYPE_MASK))
  1071. != (USB_DIR_IN | USB_TYPE_STANDARD))
  1072. break;
  1073. ch9getstatus(udc, setup->bRequestType, wValue, wIndex, wLength);
  1074. return;
  1075. case USB_REQ_SET_ADDRESS:
  1076. /* Status phase from udc */
  1077. if (setup->bRequestType != (USB_DIR_OUT | USB_TYPE_STANDARD
  1078. | USB_RECIP_DEVICE))
  1079. break;
  1080. ch9setaddress(udc, wValue, wIndex, wLength);
  1081. return;
  1082. case USB_REQ_CLEAR_FEATURE:
  1083. case USB_REQ_SET_FEATURE:
  1084. /* Status phase from udc */
  1085. {
  1086. int rc = -EOPNOTSUPP;
  1087. if ((setup->bRequestType & (USB_RECIP_MASK | USB_TYPE_MASK))
  1088. == (USB_RECIP_ENDPOINT | USB_TYPE_STANDARD)) {
  1089. int pipe = get_pipe_by_windex(wIndex);
  1090. struct fsl_ep *ep;
  1091. if (wValue != 0 || wLength != 0 || pipe > udc->max_ep)
  1092. break;
  1093. ep = get_ep_by_pipe(udc, pipe);
  1094. spin_unlock(&udc->lock);
  1095. rc = fsl_ep_set_halt(&ep->ep,
  1096. (setup->bRequest == USB_REQ_SET_FEATURE)
  1097. ? 1 : 0);
  1098. spin_lock(&udc->lock);
  1099. } else if ((setup->bRequestType & (USB_RECIP_MASK
  1100. | USB_TYPE_MASK)) == (USB_RECIP_DEVICE
  1101. | USB_TYPE_STANDARD)) {
  1102. /* Note: The driver has not include OTG support yet.
  1103. * This will be set when OTG support is added */
  1104. if (!gadget_is_otg(&udc->gadget))
  1105. break;
  1106. else if (setup->bRequest == USB_DEVICE_B_HNP_ENABLE)
  1107. udc->gadget.b_hnp_enable = 1;
  1108. else if (setup->bRequest == USB_DEVICE_A_HNP_SUPPORT)
  1109. udc->gadget.a_hnp_support = 1;
  1110. else if (setup->bRequest ==
  1111. USB_DEVICE_A_ALT_HNP_SUPPORT)
  1112. udc->gadget.a_alt_hnp_support = 1;
  1113. else
  1114. break;
  1115. rc = 0;
  1116. } else
  1117. break;
  1118. if (rc == 0) {
  1119. if (ep0_prime_status(udc, EP_DIR_IN))
  1120. ep0stall(udc);
  1121. }
  1122. return;
  1123. }
  1124. default:
  1125. break;
  1126. }
  1127. /* Requests handled by gadget */
  1128. if (wLength) {
  1129. /* Data phase from gadget, status phase from udc */
  1130. udc->ep0_dir = (setup->bRequestType & USB_DIR_IN)
  1131. ? USB_DIR_IN : USB_DIR_OUT;
  1132. spin_unlock(&udc->lock);
  1133. if (udc->driver->setup(&udc->gadget,
  1134. &udc->local_setup_buff) < 0)
  1135. ep0stall(udc);
  1136. spin_lock(&udc->lock);
  1137. udc->ep0_state = (setup->bRequestType & USB_DIR_IN)
  1138. ? DATA_STATE_XMIT : DATA_STATE_RECV;
  1139. } else {
  1140. /* No data phase, IN status from gadget */
  1141. udc->ep0_dir = USB_DIR_IN;
  1142. spin_unlock(&udc->lock);
  1143. if (udc->driver->setup(&udc->gadget,
  1144. &udc->local_setup_buff) < 0)
  1145. ep0stall(udc);
  1146. spin_lock(&udc->lock);
  1147. udc->ep0_state = WAIT_FOR_OUT_STATUS;
  1148. }
  1149. }
  1150. /* Process request for Data or Status phase of ep0
  1151. * prime status phase if needed */
  1152. static void ep0_req_complete(struct fsl_udc *udc, struct fsl_ep *ep0,
  1153. struct fsl_req *req)
  1154. {
  1155. if (udc->usb_state == USB_STATE_ADDRESS) {
  1156. /* Set the new address */
  1157. u32 new_address = (u32) udc->device_address;
  1158. fsl_writel(new_address << USB_DEVICE_ADDRESS_BIT_POS,
  1159. &dr_regs->deviceaddr);
  1160. }
  1161. done(ep0, req, 0);
  1162. switch (udc->ep0_state) {
  1163. case DATA_STATE_XMIT:
  1164. /* receive status phase */
  1165. if (ep0_prime_status(udc, EP_DIR_OUT))
  1166. ep0stall(udc);
  1167. break;
  1168. case DATA_STATE_RECV:
  1169. /* send status phase */
  1170. if (ep0_prime_status(udc, EP_DIR_IN))
  1171. ep0stall(udc);
  1172. break;
  1173. case WAIT_FOR_OUT_STATUS:
  1174. udc->ep0_state = WAIT_FOR_SETUP;
  1175. break;
  1176. case WAIT_FOR_SETUP:
  1177. ERR("Unexpect ep0 packets \n");
  1178. break;
  1179. default:
  1180. ep0stall(udc);
  1181. break;
  1182. }
  1183. }
  1184. /* Tripwire mechanism to ensure a setup packet payload is extracted without
  1185. * being corrupted by another incoming setup packet */
  1186. static void tripwire_handler(struct fsl_udc *udc, u8 ep_num, u8 *buffer_ptr)
  1187. {
  1188. u32 temp;
  1189. struct ep_queue_head *qh;
  1190. qh = &udc->ep_qh[ep_num * 2 + EP_DIR_OUT];
  1191. /* Clear bit in ENDPTSETUPSTAT */
  1192. temp = fsl_readl(&dr_regs->endptsetupstat);
  1193. fsl_writel(temp | (1 << ep_num), &dr_regs->endptsetupstat);
  1194. /* while a hazard exists when setup package arrives */
  1195. do {
  1196. /* Set Setup Tripwire */
  1197. temp = fsl_readl(&dr_regs->usbcmd);
  1198. fsl_writel(temp | USB_CMD_SUTW, &dr_regs->usbcmd);
  1199. /* Copy the setup packet to local buffer */
  1200. memcpy(buffer_ptr, (u8 *) qh->setup_buffer, 8);
  1201. } while (!(fsl_readl(&dr_regs->usbcmd) & USB_CMD_SUTW));
  1202. /* Clear Setup Tripwire */
  1203. temp = fsl_readl(&dr_regs->usbcmd);
  1204. fsl_writel(temp & ~USB_CMD_SUTW, &dr_regs->usbcmd);
  1205. }
  1206. /* process-ep_req(): free the completed Tds for this req */
  1207. static int process_ep_req(struct fsl_udc *udc, int pipe,
  1208. struct fsl_req *curr_req)
  1209. {
  1210. struct ep_td_struct *curr_td;
  1211. int td_complete, actual, remaining_length, j, tmp;
  1212. int status = 0;
  1213. int errors = 0;
  1214. struct ep_queue_head *curr_qh = &udc->ep_qh[pipe];
  1215. int direction = pipe % 2;
  1216. curr_td = curr_req->head;
  1217. td_complete = 0;
  1218. actual = curr_req->req.length;
  1219. for (j = 0; j < curr_req->dtd_count; j++) {
  1220. remaining_length = (le32_to_cpu(curr_td->size_ioc_sts)
  1221. & DTD_PACKET_SIZE)
  1222. >> DTD_LENGTH_BIT_POS;
  1223. actual -= remaining_length;
  1224. if ((errors = le32_to_cpu(curr_td->size_ioc_sts) &
  1225. DTD_ERROR_MASK)) {
  1226. if (errors & DTD_STATUS_HALTED) {
  1227. ERR("dTD error %08x QH=%d\n", errors, pipe);
  1228. /* Clear the errors and Halt condition */
  1229. tmp = le32_to_cpu(curr_qh->size_ioc_int_sts);
  1230. tmp &= ~errors;
  1231. curr_qh->size_ioc_int_sts = cpu_to_le32(tmp);
  1232. status = -EPIPE;
  1233. /* FIXME: continue with next queued TD? */
  1234. break;
  1235. }
  1236. if (errors & DTD_STATUS_DATA_BUFF_ERR) {
  1237. VDBG("Transfer overflow");
  1238. status = -EPROTO;
  1239. break;
  1240. } else if (errors & DTD_STATUS_TRANSACTION_ERR) {
  1241. VDBG("ISO error");
  1242. status = -EILSEQ;
  1243. break;
  1244. } else
  1245. ERR("Unknown error has occured (0x%x)!\r\n",
  1246. errors);
  1247. } else if (le32_to_cpu(curr_td->size_ioc_sts)
  1248. & DTD_STATUS_ACTIVE) {
  1249. VDBG("Request not complete");
  1250. status = REQ_UNCOMPLETE;
  1251. return status;
  1252. } else if (remaining_length) {
  1253. if (direction) {
  1254. VDBG("Transmit dTD remaining length not zero");
  1255. status = -EPROTO;
  1256. break;
  1257. } else {
  1258. td_complete++;
  1259. break;
  1260. }
  1261. } else {
  1262. td_complete++;
  1263. VDBG("dTD transmitted successful ");
  1264. }
  1265. if (j != curr_req->dtd_count - 1)
  1266. curr_td = (struct ep_td_struct *)curr_td->next_td_virt;
  1267. }
  1268. if (status)
  1269. return status;
  1270. curr_req->req.actual = actual;
  1271. return 0;
  1272. }
  1273. /* Process a DTD completion interrupt */
  1274. static void dtd_complete_irq(struct fsl_udc *udc)
  1275. {
  1276. u32 bit_pos;
  1277. int i, ep_num, direction, bit_mask, status;
  1278. struct fsl_ep *curr_ep;
  1279. struct fsl_req *curr_req, *temp_req;
  1280. /* Clear the bits in the register */
  1281. bit_pos = fsl_readl(&dr_regs->endptcomplete);
  1282. fsl_writel(bit_pos, &dr_regs->endptcomplete);
  1283. if (!bit_pos)
  1284. return;
  1285. for (i = 0; i < udc->max_ep * 2; i++) {
  1286. ep_num = i >> 1;
  1287. direction = i % 2;
  1288. bit_mask = 1 << (ep_num + 16 * direction);
  1289. if (!(bit_pos & bit_mask))
  1290. continue;
  1291. curr_ep = get_ep_by_pipe(udc, i);
  1292. /* If the ep is configured */
  1293. if (curr_ep->name == NULL) {
  1294. WARNING("Invalid EP?");
  1295. continue;
  1296. }
  1297. /* process the req queue until an uncomplete request */
  1298. list_for_each_entry_safe(curr_req, temp_req, &curr_ep->queue,
  1299. queue) {
  1300. status = process_ep_req(udc, i, curr_req);
  1301. VDBG("status of process_ep_req= %d, ep = %d",
  1302. status, ep_num);
  1303. if (status == REQ_UNCOMPLETE)
  1304. break;
  1305. /* write back status to req */
  1306. curr_req->req.status = status;
  1307. if (ep_num == 0) {
  1308. ep0_req_complete(udc, curr_ep, curr_req);
  1309. break;
  1310. } else
  1311. done(curr_ep, curr_req, status);
  1312. }
  1313. }
  1314. }
  1315. /* Process a port change interrupt */
  1316. static void port_change_irq(struct fsl_udc *udc)
  1317. {
  1318. u32 speed;
  1319. if (udc->bus_reset)
  1320. udc->bus_reset = 0;
  1321. /* Bus resetting is finished */
  1322. if (!(fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_RESET)) {
  1323. /* Get the speed */
  1324. speed = (fsl_readl(&dr_regs->portsc1)
  1325. & PORTSCX_PORT_SPEED_MASK);
  1326. switch (speed) {
  1327. case PORTSCX_PORT_SPEED_HIGH:
  1328. udc->gadget.speed = USB_SPEED_HIGH;
  1329. break;
  1330. case PORTSCX_PORT_SPEED_FULL:
  1331. udc->gadget.speed = USB_SPEED_FULL;
  1332. break;
  1333. case PORTSCX_PORT_SPEED_LOW:
  1334. udc->gadget.speed = USB_SPEED_LOW;
  1335. break;
  1336. default:
  1337. udc->gadget.speed = USB_SPEED_UNKNOWN;
  1338. break;
  1339. }
  1340. }
  1341. /* Update USB state */
  1342. if (!udc->resume_state)
  1343. udc->usb_state = USB_STATE_DEFAULT;
  1344. }
  1345. /* Process suspend interrupt */
  1346. static void suspend_irq(struct fsl_udc *udc)
  1347. {
  1348. udc->resume_state = udc->usb_state;
  1349. udc->usb_state = USB_STATE_SUSPENDED;
  1350. /* report suspend to the driver, serial.c does not support this */
  1351. if (udc->driver->suspend)
  1352. udc->driver->suspend(&udc->gadget);
  1353. }
  1354. static void bus_resume(struct fsl_udc *udc)
  1355. {
  1356. udc->usb_state = udc->resume_state;
  1357. udc->resume_state = 0;
  1358. /* report resume to the driver, serial.c does not support this */
  1359. if (udc->driver->resume)
  1360. udc->driver->resume(&udc->gadget);
  1361. }
  1362. /* Clear up all ep queues */
  1363. static int reset_queues(struct fsl_udc *udc)
  1364. {
  1365. u8 pipe;
  1366. for (pipe = 0; pipe < udc->max_pipes; pipe++)
  1367. udc_reset_ep_queue(udc, pipe);
  1368. /* report disconnect; the driver is already quiesced */
  1369. spin_unlock(&udc->lock);
  1370. udc->driver->disconnect(&udc->gadget);
  1371. spin_lock(&udc->lock);
  1372. return 0;
  1373. }
  1374. /* Process reset interrupt */
  1375. static void reset_irq(struct fsl_udc *udc)
  1376. {
  1377. u32 temp;
  1378. unsigned long timeout;
  1379. /* Clear the device address */
  1380. temp = fsl_readl(&dr_regs->deviceaddr);
  1381. fsl_writel(temp & ~USB_DEVICE_ADDRESS_MASK, &dr_regs->deviceaddr);
  1382. udc->device_address = 0;
  1383. /* Clear usb state */
  1384. udc->resume_state = 0;
  1385. udc->ep0_dir = 0;
  1386. udc->ep0_state = WAIT_FOR_SETUP;
  1387. udc->remote_wakeup = 0; /* default to 0 on reset */
  1388. udc->gadget.b_hnp_enable = 0;
  1389. udc->gadget.a_hnp_support = 0;
  1390. udc->gadget.a_alt_hnp_support = 0;
  1391. /* Clear all the setup token semaphores */
  1392. temp = fsl_readl(&dr_regs->endptsetupstat);
  1393. fsl_writel(temp, &dr_regs->endptsetupstat);
  1394. /* Clear all the endpoint complete status bits */
  1395. temp = fsl_readl(&dr_regs->endptcomplete);
  1396. fsl_writel(temp, &dr_regs->endptcomplete);
  1397. timeout = jiffies + 100;
  1398. while (fsl_readl(&dr_regs->endpointprime)) {
  1399. /* Wait until all endptprime bits cleared */
  1400. if (time_after(jiffies, timeout)) {
  1401. ERR("Timeout for reset\n");
  1402. break;
  1403. }
  1404. cpu_relax();
  1405. }
  1406. /* Write 1s to the flush register */
  1407. fsl_writel(0xffffffff, &dr_regs->endptflush);
  1408. if (fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_RESET) {
  1409. VDBG("Bus reset");
  1410. /* Bus is reseting */
  1411. udc->bus_reset = 1;
  1412. /* Reset all the queues, include XD, dTD, EP queue
  1413. * head and TR Queue */
  1414. reset_queues(udc);
  1415. udc->usb_state = USB_STATE_DEFAULT;
  1416. } else {
  1417. VDBG("Controller reset");
  1418. /* initialize usb hw reg except for regs for EP, not
  1419. * touch usbintr reg */
  1420. dr_controller_setup(udc);
  1421. /* Reset all internal used Queues */
  1422. reset_queues(udc);
  1423. ep0_setup(udc);
  1424. /* Enable DR IRQ reg, Set Run bit, change udc state */
  1425. dr_controller_run(udc);
  1426. udc->usb_state = USB_STATE_ATTACHED;
  1427. }
  1428. }
  1429. /*
  1430. * USB device controller interrupt handler
  1431. */
  1432. static irqreturn_t fsl_udc_irq(int irq, void *_udc)
  1433. {
  1434. struct fsl_udc *udc = _udc;
  1435. u32 irq_src;
  1436. irqreturn_t status = IRQ_NONE;
  1437. unsigned long flags;
  1438. /* Disable ISR for OTG host mode */
  1439. if (udc->stopped)
  1440. return IRQ_NONE;
  1441. spin_lock_irqsave(&udc->lock, flags);
  1442. irq_src = fsl_readl(&dr_regs->usbsts) & fsl_readl(&dr_regs->usbintr);
  1443. /* Clear notification bits */
  1444. fsl_writel(irq_src, &dr_regs->usbsts);
  1445. /* VDBG("irq_src [0x%8x]", irq_src); */
  1446. /* Need to resume? */
  1447. if (udc->usb_state == USB_STATE_SUSPENDED)
  1448. if ((fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_SUSPEND) == 0)
  1449. bus_resume(udc);
  1450. /* USB Interrupt */
  1451. if (irq_src & USB_STS_INT) {
  1452. VDBG("Packet int");
  1453. /* Setup package, we only support ep0 as control ep */
  1454. if (fsl_readl(&dr_regs->endptsetupstat) & EP_SETUP_STATUS_EP0) {
  1455. tripwire_handler(udc, 0,
  1456. (u8 *) (&udc->local_setup_buff));
  1457. setup_received_irq(udc, &udc->local_setup_buff);
  1458. status = IRQ_HANDLED;
  1459. }
  1460. /* completion of dtd */
  1461. if (fsl_readl(&dr_regs->endptcomplete)) {
  1462. dtd_complete_irq(udc);
  1463. status = IRQ_HANDLED;
  1464. }
  1465. }
  1466. /* SOF (for ISO transfer) */
  1467. if (irq_src & USB_STS_SOF) {
  1468. status = IRQ_HANDLED;
  1469. }
  1470. /* Port Change */
  1471. if (irq_src & USB_STS_PORT_CHANGE) {
  1472. port_change_irq(udc);
  1473. status = IRQ_HANDLED;
  1474. }
  1475. /* Reset Received */
  1476. if (irq_src & USB_STS_RESET) {
  1477. reset_irq(udc);
  1478. status = IRQ_HANDLED;
  1479. }
  1480. /* Sleep Enable (Suspend) */
  1481. if (irq_src & USB_STS_SUSPEND) {
  1482. suspend_irq(udc);
  1483. status = IRQ_HANDLED;
  1484. }
  1485. if (irq_src & (USB_STS_ERR | USB_STS_SYS_ERR)) {
  1486. VDBG("Error IRQ %x ", irq_src);
  1487. }
  1488. spin_unlock_irqrestore(&udc->lock, flags);
  1489. return status;
  1490. }
  1491. /*----------------------------------------------------------------*
  1492. * Hook to gadget drivers
  1493. * Called by initialization code of gadget drivers
  1494. *----------------------------------------------------------------*/
  1495. int usb_gadget_register_driver(struct usb_gadget_driver *driver)
  1496. {
  1497. int retval = -ENODEV;
  1498. unsigned long flags = 0;
  1499. if (!udc_controller)
  1500. return -ENODEV;
  1501. if (!driver || (driver->speed != USB_SPEED_FULL
  1502. && driver->speed != USB_SPEED_HIGH)
  1503. || !driver->bind || !driver->disconnect
  1504. || !driver->setup)
  1505. return -EINVAL;
  1506. if (udc_controller->driver)
  1507. return -EBUSY;
  1508. /* lock is needed but whether should use this lock or another */
  1509. spin_lock_irqsave(&udc_controller->lock, flags);
  1510. driver->driver.bus = 0;
  1511. /* hook up the driver */
  1512. udc_controller->driver = driver;
  1513. udc_controller->gadget.dev.driver = &driver->driver;
  1514. spin_unlock_irqrestore(&udc_controller->lock, flags);
  1515. /* bind udc driver to gadget driver */
  1516. retval = driver->bind(&udc_controller->gadget);
  1517. if (retval) {
  1518. VDBG("bind to %s --> %d", driver->driver.name, retval);
  1519. udc_controller->gadget.dev.driver = 0;
  1520. udc_controller->driver = 0;
  1521. goto out;
  1522. }
  1523. /* Enable DR IRQ reg and Set usbcmd reg Run bit */
  1524. dr_controller_run(udc_controller);
  1525. udc_controller->usb_state = USB_STATE_ATTACHED;
  1526. udc_controller->ep0_state = WAIT_FOR_SETUP;
  1527. udc_controller->ep0_dir = 0;
  1528. printk(KERN_INFO "%s: bind to driver %s \n",
  1529. udc_controller->gadget.name, driver->driver.name);
  1530. out:
  1531. if (retval)
  1532. printk("retval %d \n", retval);
  1533. return retval;
  1534. }
  1535. EXPORT_SYMBOL(usb_gadget_register_driver);
  1536. /* Disconnect from gadget driver */
  1537. int usb_gadget_unregister_driver(struct usb_gadget_driver *driver)
  1538. {
  1539. struct fsl_ep *loop_ep;
  1540. unsigned long flags;
  1541. if (!udc_controller)
  1542. return -ENODEV;
  1543. if (!driver || driver != udc_controller->driver || !driver->unbind)
  1544. return -EINVAL;
  1545. if (udc_controller->transceiver)
  1546. (void)otg_set_peripheral(udc_controller->transceiver, 0);
  1547. /* stop DR, disable intr */
  1548. dr_controller_stop(udc_controller);
  1549. /* in fact, no needed */
  1550. udc_controller->usb_state = USB_STATE_ATTACHED;
  1551. udc_controller->ep0_state = WAIT_FOR_SETUP;
  1552. udc_controller->ep0_dir = 0;
  1553. /* stand operation */
  1554. spin_lock_irqsave(&udc_controller->lock, flags);
  1555. udc_controller->gadget.speed = USB_SPEED_UNKNOWN;
  1556. nuke(&udc_controller->eps[0], -ESHUTDOWN);
  1557. list_for_each_entry(loop_ep, &udc_controller->gadget.ep_list,
  1558. ep.ep_list)
  1559. nuke(loop_ep, -ESHUTDOWN);
  1560. spin_unlock_irqrestore(&udc_controller->lock, flags);
  1561. /* unbind gadget and unhook driver. */
  1562. driver->unbind(&udc_controller->gadget);
  1563. udc_controller->gadget.dev.driver = 0;
  1564. udc_controller->driver = 0;
  1565. printk("unregistered gadget driver '%s'\r\n", driver->driver.name);
  1566. return 0;
  1567. }
  1568. EXPORT_SYMBOL(usb_gadget_unregister_driver);
  1569. /*-------------------------------------------------------------------------
  1570. PROC File System Support
  1571. -------------------------------------------------------------------------*/
  1572. #ifdef CONFIG_USB_GADGET_DEBUG_FILES
  1573. #include <linux/seq_file.h>
  1574. static const char proc_filename[] = "driver/fsl_usb2_udc";
  1575. static int fsl_proc_read(char *page, char **start, off_t off, int count,
  1576. int *eof, void *_dev)
  1577. {
  1578. char *buf = page;
  1579. char *next = buf;
  1580. unsigned size = count;
  1581. unsigned long flags;
  1582. int t, i;
  1583. u32 tmp_reg;
  1584. struct fsl_ep *ep = NULL;
  1585. struct fsl_req *req;
  1586. struct fsl_udc *udc = udc_controller;
  1587. if (off != 0)
  1588. return 0;
  1589. spin_lock_irqsave(&udc->lock, flags);
  1590. /* ------basic driver information ---- */
  1591. t = scnprintf(next, size,
  1592. DRIVER_DESC "\n"
  1593. "%s version: %s\n"
  1594. "Gadget driver: %s\n\n",
  1595. driver_name, DRIVER_VERSION,
  1596. udc->driver ? udc->driver->driver.name : "(none)");
  1597. size -= t;
  1598. next += t;
  1599. /* ------ DR Registers ----- */
  1600. tmp_reg = fsl_readl(&dr_regs->usbcmd);
  1601. t = scnprintf(next, size,
  1602. "USBCMD reg:\n"
  1603. "SetupTW: %d\n"
  1604. "Run/Stop: %s\n\n",
  1605. (tmp_reg & USB_CMD_SUTW) ? 1 : 0,
  1606. (tmp_reg & USB_CMD_RUN_STOP) ? "Run" : "Stop");
  1607. size -= t;
  1608. next += t;
  1609. tmp_reg = fsl_readl(&dr_regs->usbsts);
  1610. t = scnprintf(next, size,
  1611. "USB Status Reg:\n"
  1612. "Dr Suspend: %d" "Reset Received: %d" "System Error: %s"
  1613. "USB Error Interrupt: %s\n\n",
  1614. (tmp_reg & USB_STS_SUSPEND) ? 1 : 0,
  1615. (tmp_reg & USB_STS_RESET) ? 1 : 0,
  1616. (tmp_reg & USB_STS_SYS_ERR) ? "Err" : "Normal",
  1617. (tmp_reg & USB_STS_ERR) ? "Err detected" : "No err");
  1618. size -= t;
  1619. next += t;
  1620. tmp_reg = fsl_readl(&dr_regs->usbintr);
  1621. t = scnprintf(next, size,
  1622. "USB Intrrupt Enable Reg:\n"
  1623. "Sleep Enable: %d" "SOF Received Enable: %d"
  1624. "Reset Enable: %d\n"
  1625. "System Error Enable: %d"
  1626. "Port Change Dectected Enable: %d\n"
  1627. "USB Error Intr Enable: %d" "USB Intr Enable: %d\n\n",
  1628. (tmp_reg & USB_INTR_DEVICE_SUSPEND) ? 1 : 0,
  1629. (tmp_reg & USB_INTR_SOF_EN) ? 1 : 0,
  1630. (tmp_reg & USB_INTR_RESET_EN) ? 1 : 0,
  1631. (tmp_reg & USB_INTR_SYS_ERR_EN) ? 1 : 0,
  1632. (tmp_reg & USB_INTR_PTC_DETECT_EN) ? 1 : 0,
  1633. (tmp_reg & USB_INTR_ERR_INT_EN) ? 1 : 0,
  1634. (tmp_reg & USB_INTR_INT_EN) ? 1 : 0);
  1635. size -= t;
  1636. next += t;
  1637. tmp_reg = fsl_readl(&dr_regs->frindex);
  1638. t = scnprintf(next, size,
  1639. "USB Frame Index Reg:" "Frame Number is 0x%x\n\n",
  1640. (tmp_reg & USB_FRINDEX_MASKS));
  1641. size -= t;
  1642. next += t;
  1643. tmp_reg = fsl_readl(&dr_regs->deviceaddr);
  1644. t = scnprintf(next, size,
  1645. "USB Device Address Reg:" "Device Addr is 0x%x\n\n",
  1646. (tmp_reg & USB_DEVICE_ADDRESS_MASK));
  1647. size -= t;
  1648. next += t;
  1649. tmp_reg = fsl_readl(&dr_regs->endpointlistaddr);
  1650. t = scnprintf(next, size,
  1651. "USB Endpoint List Address Reg:"
  1652. "Device Addr is 0x%x\n\n",
  1653. (tmp_reg & USB_EP_LIST_ADDRESS_MASK));
  1654. size -= t;
  1655. next += t;
  1656. tmp_reg = fsl_readl(&dr_regs->portsc1);
  1657. t = scnprintf(next, size,
  1658. "USB Port Status&Control Reg:\n"
  1659. "Port Transceiver Type : %s" "Port Speed: %s \n"
  1660. "PHY Low Power Suspend: %s" "Port Reset: %s"
  1661. "Port Suspend Mode: %s \n" "Over-current Change: %s"
  1662. "Port Enable/Disable Change: %s\n"
  1663. "Port Enabled/Disabled: %s"
  1664. "Current Connect Status: %s\n\n", ( {
  1665. char *s;
  1666. switch (tmp_reg & PORTSCX_PTS_FSLS) {
  1667. case PORTSCX_PTS_UTMI:
  1668. s = "UTMI"; break;
  1669. case PORTSCX_PTS_ULPI:
  1670. s = "ULPI "; break;
  1671. case PORTSCX_PTS_FSLS:
  1672. s = "FS/LS Serial"; break;
  1673. default:
  1674. s = "None"; break;
  1675. }
  1676. s;} ), ( {
  1677. char *s;
  1678. switch (tmp_reg & PORTSCX_PORT_SPEED_UNDEF) {
  1679. case PORTSCX_PORT_SPEED_FULL:
  1680. s = "Full Speed"; break;
  1681. case PORTSCX_PORT_SPEED_LOW:
  1682. s = "Low Speed"; break;
  1683. case PORTSCX_PORT_SPEED_HIGH:
  1684. s = "High Speed"; break;
  1685. default:
  1686. s = "Undefined"; break;
  1687. }
  1688. s;
  1689. } ),
  1690. (tmp_reg & PORTSCX_PHY_LOW_POWER_SPD) ?
  1691. "Normal PHY mode" : "Low power mode",
  1692. (tmp_reg & PORTSCX_PORT_RESET) ? "In Reset" :
  1693. "Not in Reset",
  1694. (tmp_reg & PORTSCX_PORT_SUSPEND) ? "In " : "Not in",
  1695. (tmp_reg & PORTSCX_OVER_CURRENT_CHG) ? "Dected" :
  1696. "No",
  1697. (tmp_reg & PORTSCX_PORT_EN_DIS_CHANGE) ? "Disable" :
  1698. "Not change",
  1699. (tmp_reg & PORTSCX_PORT_ENABLE) ? "Enable" :
  1700. "Not correct",
  1701. (tmp_reg & PORTSCX_CURRENT_CONNECT_STATUS) ?
  1702. "Attached" : "Not-Att");
  1703. size -= t;
  1704. next += t;
  1705. tmp_reg = fsl_readl(&dr_regs->usbmode);
  1706. t = scnprintf(next, size,
  1707. "USB Mode Reg:" "Controller Mode is : %s\n\n", ( {
  1708. char *s;
  1709. switch (tmp_reg & USB_MODE_CTRL_MODE_HOST) {
  1710. case USB_MODE_CTRL_MODE_IDLE:
  1711. s = "Idle"; break;
  1712. case USB_MODE_CTRL_MODE_DEVICE:
  1713. s = "Device Controller"; break;
  1714. case USB_MODE_CTRL_MODE_HOST:
  1715. s = "Host Controller"; break;
  1716. default:
  1717. s = "None"; break;
  1718. }
  1719. s;
  1720. } ));
  1721. size -= t;
  1722. next += t;
  1723. tmp_reg = fsl_readl(&dr_regs->endptsetupstat);
  1724. t = scnprintf(next, size,
  1725. "Endpoint Setup Status Reg:" "SETUP on ep 0x%x\n\n",
  1726. (tmp_reg & EP_SETUP_STATUS_MASK));
  1727. size -= t;
  1728. next += t;
  1729. for (i = 0; i < udc->max_ep / 2; i++) {
  1730. tmp_reg = fsl_readl(&dr_regs->endptctrl[i]);
  1731. t = scnprintf(next, size, "EP Ctrl Reg [0x%x]: = [0x%x]\n",
  1732. i, tmp_reg);
  1733. size -= t;
  1734. next += t;
  1735. }
  1736. tmp_reg = fsl_readl(&dr_regs->endpointprime);
  1737. t = scnprintf(next, size, "EP Prime Reg = [0x%x]\n", tmp_reg);
  1738. size -= t;
  1739. next += t;
  1740. tmp_reg = usb_sys_regs->snoop1;
  1741. t = scnprintf(next, size, "\nSnoop1 Reg : = [0x%x]\n\n", tmp_reg);
  1742. size -= t;
  1743. next += t;
  1744. tmp_reg = usb_sys_regs->control;
  1745. t = scnprintf(next, size, "General Control Reg : = [0x%x]\n\n",
  1746. tmp_reg);
  1747. size -= t;
  1748. next += t;
  1749. /* ------fsl_udc, fsl_ep, fsl_request structure information ----- */
  1750. ep = &udc->eps[0];
  1751. t = scnprintf(next, size, "For %s Maxpkt is 0x%x index is 0x%x\n",
  1752. ep->ep.name, ep_maxpacket(ep), ep_index(ep));
  1753. size -= t;
  1754. next += t;
  1755. if (list_empty(&ep->queue)) {
  1756. t = scnprintf(next, size, "its req queue is empty\n\n");
  1757. size -= t;
  1758. next += t;
  1759. } else {
  1760. list_for_each_entry(req, &ep->queue, queue) {
  1761. t = scnprintf(next, size,
  1762. "req %p actual 0x%x length 0x%x buf %p\n",
  1763. &req->req, req->req.actual,
  1764. req->req.length, req->req.buf);
  1765. size -= t;
  1766. next += t;
  1767. }
  1768. }
  1769. /* other gadget->eplist ep */
  1770. list_for_each_entry(ep, &udc->gadget.ep_list, ep.ep_list) {
  1771. if (ep->desc) {
  1772. t = scnprintf(next, size,
  1773. "\nFor %s Maxpkt is 0x%x "
  1774. "index is 0x%x\n",
  1775. ep->ep.name, ep_maxpacket(ep),
  1776. ep_index(ep));
  1777. size -= t;
  1778. next += t;
  1779. if (list_empty(&ep->queue)) {
  1780. t = scnprintf(next, size,
  1781. "its req queue is empty\n\n");
  1782. size -= t;
  1783. next += t;
  1784. } else {
  1785. list_for_each_entry(req, &ep->queue, queue) {
  1786. t = scnprintf(next, size,
  1787. "req %p actual 0x%x length"
  1788. "0x%x buf %p\n",
  1789. &req->req, req->req.actual,
  1790. req->req.length, req->req.buf);
  1791. size -= t;
  1792. next += t;
  1793. } /* end for each_entry of ep req */
  1794. } /* end for else */
  1795. } /* end for if(ep->queue) */
  1796. } /* end (ep->desc) */
  1797. spin_unlock_irqrestore(&udc->lock, flags);
  1798. *eof = 1;
  1799. return count - size;
  1800. }
  1801. #define create_proc_file() create_proc_read_entry(proc_filename, \
  1802. 0, NULL, fsl_proc_read, NULL)
  1803. #define remove_proc_file() remove_proc_entry(proc_filename, NULL)
  1804. #else /* !CONFIG_USB_GADGET_DEBUG_FILES */
  1805. #define create_proc_file() do {} while (0)
  1806. #define remove_proc_file() do {} while (0)
  1807. #endif /* CONFIG_USB_GADGET_DEBUG_FILES */
  1808. /*-------------------------------------------------------------------------*/
  1809. /* Release udc structures */
  1810. static void fsl_udc_release(struct device *dev)
  1811. {
  1812. complete(udc_controller->done);
  1813. dma_free_coherent(dev, udc_controller->ep_qh_size,
  1814. udc_controller->ep_qh, udc_controller->ep_qh_dma);
  1815. kfree(udc_controller);
  1816. }
  1817. /******************************************************************
  1818. Internal structure setup functions
  1819. *******************************************************************/
  1820. /*------------------------------------------------------------------
  1821. * init resource for globle controller
  1822. * Return the udc handle on success or NULL on failure
  1823. ------------------------------------------------------------------*/
  1824. static int __init struct_udc_setup(struct fsl_udc *udc,
  1825. struct platform_device *pdev)
  1826. {
  1827. struct fsl_usb2_platform_data *pdata;
  1828. size_t size;
  1829. pdata = pdev->dev.platform_data;
  1830. udc->phy_mode = pdata->phy_mode;
  1831. udc->eps = kzalloc(sizeof(struct fsl_ep) * udc->max_ep, GFP_KERNEL);
  1832. if (!udc->eps) {
  1833. ERR("malloc fsl_ep failed\n");
  1834. return -1;
  1835. }
  1836. /* initialized QHs, take care of alignment */
  1837. size = udc->max_ep * sizeof(struct ep_queue_head);
  1838. if (size < QH_ALIGNMENT)
  1839. size = QH_ALIGNMENT;
  1840. else if ((size % QH_ALIGNMENT) != 0) {
  1841. size += QH_ALIGNMENT + 1;
  1842. size &= ~(QH_ALIGNMENT - 1);
  1843. }
  1844. udc->ep_qh = dma_alloc_coherent(&pdev->dev, size,
  1845. &udc->ep_qh_dma, GFP_KERNEL);
  1846. if (!udc->ep_qh) {
  1847. ERR("malloc QHs for udc failed\n");
  1848. kfree(udc->eps);
  1849. return -1;
  1850. }
  1851. udc->ep_qh_size = size;
  1852. /* Initialize ep0 status request structure */
  1853. /* FIXME: fsl_alloc_request() ignores ep argument */
  1854. udc->status_req = container_of(fsl_alloc_request(NULL, GFP_KERNEL),
  1855. struct fsl_req, req);
  1856. /* allocate a small amount of memory to get valid address */
  1857. udc->status_req->req.buf = kmalloc(8, GFP_KERNEL);
  1858. udc->status_req->req.dma = virt_to_phys(udc->status_req->req.buf);
  1859. udc->resume_state = USB_STATE_NOTATTACHED;
  1860. udc->usb_state = USB_STATE_POWERED;
  1861. udc->ep0_dir = 0;
  1862. udc->remote_wakeup = 0; /* default to 0 on reset */
  1863. spin_lock_init(&udc->lock);
  1864. return 0;
  1865. }
  1866. /*----------------------------------------------------------------
  1867. * Setup the fsl_ep struct for eps
  1868. * Link fsl_ep->ep to gadget->ep_list
  1869. * ep0out is not used so do nothing here
  1870. * ep0in should be taken care
  1871. *--------------------------------------------------------------*/
  1872. static int __init struct_ep_setup(struct fsl_udc *udc, unsigned char index,
  1873. char *name, int link)
  1874. {
  1875. struct fsl_ep *ep = &udc->eps[index];
  1876. ep->udc = udc;
  1877. strcpy(ep->name, name);
  1878. ep->ep.name = ep->name;
  1879. ep->ep.ops = &fsl_ep_ops;
  1880. ep->stopped = 0;
  1881. /* for ep0: maxP defined in desc
  1882. * for other eps, maxP is set by epautoconfig() called by gadget layer
  1883. */
  1884. ep->ep.maxpacket = (unsigned short) ~0;
  1885. /* the queue lists any req for this ep */
  1886. INIT_LIST_HEAD(&ep->queue);
  1887. /* gagdet.ep_list used for ep_autoconfig so no ep0 */
  1888. if (link)
  1889. list_add_tail(&ep->ep.ep_list, &udc->gadget.ep_list);
  1890. ep->gadget = &udc->gadget;
  1891. ep->qh = &udc->ep_qh[index];
  1892. return 0;
  1893. }
  1894. /* Driver probe function
  1895. * all intialization operations implemented here except enabling usb_intr reg
  1896. * board setup should have been done in the platform code
  1897. */
  1898. static int __init fsl_udc_probe(struct platform_device *pdev)
  1899. {
  1900. struct resource *res;
  1901. int ret = -ENODEV;
  1902. unsigned int i;
  1903. u32 dccparams;
  1904. if (strcmp(pdev->name, driver_name)) {
  1905. VDBG("Wrong device\n");
  1906. return -ENODEV;
  1907. }
  1908. udc_controller = kzalloc(sizeof(struct fsl_udc), GFP_KERNEL);
  1909. if (udc_controller == NULL) {
  1910. ERR("malloc udc failed\n");
  1911. return -ENOMEM;
  1912. }
  1913. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1914. if (!res) {
  1915. kfree(udc_controller);
  1916. return -ENXIO;
  1917. }
  1918. if (!request_mem_region(res->start, res->end - res->start + 1,
  1919. driver_name)) {
  1920. ERR("request mem region for %s failed \n", pdev->name);
  1921. kfree(udc_controller);
  1922. return -EBUSY;
  1923. }
  1924. dr_regs = ioremap(res->start, res->end - res->start + 1);
  1925. if (!dr_regs) {
  1926. ret = -ENOMEM;
  1927. goto err1;
  1928. }
  1929. usb_sys_regs = (struct usb_sys_interface *)
  1930. ((u32)dr_regs + USB_DR_SYS_OFFSET);
  1931. /* Read Device Controller Capability Parameters register */
  1932. dccparams = fsl_readl(&dr_regs->dccparams);
  1933. if (!(dccparams & DCCPARAMS_DC)) {
  1934. ERR("This SOC doesn't support device role\n");
  1935. ret = -ENODEV;
  1936. goto err2;
  1937. }
  1938. /* Get max device endpoints */
  1939. /* DEN is bidirectional ep number, max_ep doubles the number */
  1940. udc_controller->max_ep = (dccparams & DCCPARAMS_DEN_MASK) * 2;
  1941. udc_controller->irq = platform_get_irq(pdev, 0);
  1942. if (!udc_controller->irq) {
  1943. ret = -ENODEV;
  1944. goto err2;
  1945. }
  1946. ret = request_irq(udc_controller->irq, fsl_udc_irq, IRQF_SHARED,
  1947. driver_name, udc_controller);
  1948. if (ret != 0) {
  1949. ERR("cannot request irq %d err %d \n",
  1950. udc_controller->irq, ret);
  1951. goto err2;
  1952. }
  1953. /* Initialize the udc structure including QH member and other member */
  1954. if (struct_udc_setup(udc_controller, pdev)) {
  1955. ERR("Can't initialize udc data structure\n");
  1956. ret = -ENOMEM;
  1957. goto err3;
  1958. }
  1959. /* initialize usb hw reg except for regs for EP,
  1960. * leave usbintr reg untouched */
  1961. dr_controller_setup(udc_controller);
  1962. /* Setup gadget structure */
  1963. udc_controller->gadget.ops = &fsl_gadget_ops;
  1964. udc_controller->gadget.is_dualspeed = 1;
  1965. udc_controller->gadget.ep0 = &udc_controller->eps[0].ep;
  1966. INIT_LIST_HEAD(&udc_controller->gadget.ep_list);
  1967. udc_controller->gadget.speed = USB_SPEED_UNKNOWN;
  1968. udc_controller->gadget.name = driver_name;
  1969. /* Setup gadget.dev and register with kernel */
  1970. dev_set_name(&udc_controller->gadget.dev, "gadget");
  1971. udc_controller->gadget.dev.release = fsl_udc_release;
  1972. udc_controller->gadget.dev.parent = &pdev->dev;
  1973. ret = device_register(&udc_controller->gadget.dev);
  1974. if (ret < 0)
  1975. goto err3;
  1976. /* setup QH and epctrl for ep0 */
  1977. ep0_setup(udc_controller);
  1978. /* setup udc->eps[] for ep0 */
  1979. struct_ep_setup(udc_controller, 0, "ep0", 0);
  1980. /* for ep0: the desc defined here;
  1981. * for other eps, gadget layer called ep_enable with defined desc
  1982. */
  1983. udc_controller->eps[0].desc = &fsl_ep0_desc;
  1984. udc_controller->eps[0].ep.maxpacket = USB_MAX_CTRL_PAYLOAD;
  1985. /* setup the udc->eps[] for non-control endpoints and link
  1986. * to gadget.ep_list */
  1987. for (i = 1; i < (int)(udc_controller->max_ep / 2); i++) {
  1988. char name[14];
  1989. sprintf(name, "ep%dout", i);
  1990. struct_ep_setup(udc_controller, i * 2, name, 1);
  1991. sprintf(name, "ep%din", i);
  1992. struct_ep_setup(udc_controller, i * 2 + 1, name, 1);
  1993. }
  1994. /* use dma_pool for TD management */
  1995. udc_controller->td_pool = dma_pool_create("udc_td", &pdev->dev,
  1996. sizeof(struct ep_td_struct),
  1997. DTD_ALIGNMENT, UDC_DMA_BOUNDARY);
  1998. if (udc_controller->td_pool == NULL) {
  1999. ret = -ENOMEM;
  2000. goto err4;
  2001. }
  2002. create_proc_file();
  2003. return 0;
  2004. err4:
  2005. device_unregister(&udc_controller->gadget.dev);
  2006. err3:
  2007. free_irq(udc_controller->irq, udc_controller);
  2008. err2:
  2009. iounmap(dr_regs);
  2010. err1:
  2011. release_mem_region(res->start, res->end - res->start + 1);
  2012. kfree(udc_controller);
  2013. return ret;
  2014. }
  2015. /* Driver removal function
  2016. * Free resources and finish pending transactions
  2017. */
  2018. static int __exit fsl_udc_remove(struct platform_device *pdev)
  2019. {
  2020. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2021. DECLARE_COMPLETION(done);
  2022. if (!udc_controller)
  2023. return -ENODEV;
  2024. udc_controller->done = &done;
  2025. /* DR has been stopped in usb_gadget_unregister_driver() */
  2026. remove_proc_file();
  2027. /* Free allocated memory */
  2028. kfree(udc_controller->status_req->req.buf);
  2029. kfree(udc_controller->status_req);
  2030. kfree(udc_controller->eps);
  2031. dma_pool_destroy(udc_controller->td_pool);
  2032. free_irq(udc_controller->irq, udc_controller);
  2033. iounmap(dr_regs);
  2034. release_mem_region(res->start, res->end - res->start + 1);
  2035. device_unregister(&udc_controller->gadget.dev);
  2036. /* free udc --wait for the release() finished */
  2037. wait_for_completion(&done);
  2038. return 0;
  2039. }
  2040. /*-----------------------------------------------------------------
  2041. * Modify Power management attributes
  2042. * Used by OTG statemachine to disable gadget temporarily
  2043. -----------------------------------------------------------------*/
  2044. static int fsl_udc_suspend(struct platform_device *pdev, pm_message_t state)
  2045. {
  2046. dr_controller_stop(udc_controller);
  2047. return 0;
  2048. }
  2049. /*-----------------------------------------------------------------
  2050. * Invoked on USB resume. May be called in_interrupt.
  2051. * Here we start the DR controller and enable the irq
  2052. *-----------------------------------------------------------------*/
  2053. static int fsl_udc_resume(struct platform_device *pdev)
  2054. {
  2055. /* Enable DR irq reg and set controller Run */
  2056. if (udc_controller->stopped) {
  2057. dr_controller_setup(udc_controller);
  2058. dr_controller_run(udc_controller);
  2059. }
  2060. udc_controller->usb_state = USB_STATE_ATTACHED;
  2061. udc_controller->ep0_state = WAIT_FOR_SETUP;
  2062. udc_controller->ep0_dir = 0;
  2063. return 0;
  2064. }
  2065. /*-------------------------------------------------------------------------
  2066. Register entry point for the peripheral controller driver
  2067. --------------------------------------------------------------------------*/
  2068. static struct platform_driver udc_driver = {
  2069. .remove = __exit_p(fsl_udc_remove),
  2070. /* these suspend and resume are not usb suspend and resume */
  2071. .suspend = fsl_udc_suspend,
  2072. .resume = fsl_udc_resume,
  2073. .driver = {
  2074. .name = (char *)driver_name,
  2075. .owner = THIS_MODULE,
  2076. },
  2077. };
  2078. static int __init udc_init(void)
  2079. {
  2080. printk(KERN_INFO "%s (%s)\n", driver_desc, DRIVER_VERSION);
  2081. return platform_driver_probe(&udc_driver, fsl_udc_probe);
  2082. }
  2083. module_init(udc_init);
  2084. static void __exit udc_exit(void)
  2085. {
  2086. platform_driver_unregister(&udc_driver);
  2087. printk("%s unregistered \n", driver_desc);
  2088. }
  2089. module_exit(udc_exit);
  2090. MODULE_DESCRIPTION(DRIVER_DESC);
  2091. MODULE_AUTHOR(DRIVER_AUTHOR);
  2092. MODULE_LICENSE("GPL");
  2093. MODULE_ALIAS("platform:fsl-usb2-udc");