driver_gige.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294
  1. /*
  2. * Sonics Silicon Backplane
  3. * Broadcom Gigabit Ethernet core driver
  4. *
  5. * Copyright 2008, Broadcom Corporation
  6. * Copyright 2008, Michael Buesch <mb@bu3sch.de>
  7. *
  8. * Licensed under the GNU/GPL. See COPYING for details.
  9. */
  10. #include <linux/ssb/ssb.h>
  11. #include <linux/ssb/ssb_driver_gige.h>
  12. #include <linux/pci.h>
  13. #include <linux/pci_regs.h>
  14. /*
  15. MODULE_DESCRIPTION("SSB Broadcom Gigabit Ethernet driver");
  16. MODULE_AUTHOR("Michael Buesch");
  17. MODULE_LICENSE("GPL");
  18. */
  19. static const struct ssb_device_id ssb_gige_tbl[] = {
  20. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_ETHERNET_GBIT, SSB_ANY_REV),
  21. SSB_DEVTABLE_END
  22. };
  23. /* MODULE_DEVICE_TABLE(ssb, ssb_gige_tbl); */
  24. static inline u8 gige_read8(struct ssb_gige *dev, u16 offset)
  25. {
  26. return ssb_read8(dev->dev, offset);
  27. }
  28. static inline u16 gige_read16(struct ssb_gige *dev, u16 offset)
  29. {
  30. return ssb_read16(dev->dev, offset);
  31. }
  32. static inline u32 gige_read32(struct ssb_gige *dev, u16 offset)
  33. {
  34. return ssb_read32(dev->dev, offset);
  35. }
  36. static inline void gige_write8(struct ssb_gige *dev,
  37. u16 offset, u8 value)
  38. {
  39. ssb_write8(dev->dev, offset, value);
  40. }
  41. static inline void gige_write16(struct ssb_gige *dev,
  42. u16 offset, u16 value)
  43. {
  44. ssb_write16(dev->dev, offset, value);
  45. }
  46. static inline void gige_write32(struct ssb_gige *dev,
  47. u16 offset, u32 value)
  48. {
  49. ssb_write32(dev->dev, offset, value);
  50. }
  51. static inline
  52. u8 gige_pcicfg_read8(struct ssb_gige *dev, unsigned int offset)
  53. {
  54. BUG_ON(offset >= 256);
  55. return gige_read8(dev, SSB_GIGE_PCICFG + offset);
  56. }
  57. static inline
  58. u16 gige_pcicfg_read16(struct ssb_gige *dev, unsigned int offset)
  59. {
  60. BUG_ON(offset >= 256);
  61. return gige_read16(dev, SSB_GIGE_PCICFG + offset);
  62. }
  63. static inline
  64. u32 gige_pcicfg_read32(struct ssb_gige *dev, unsigned int offset)
  65. {
  66. BUG_ON(offset >= 256);
  67. return gige_read32(dev, SSB_GIGE_PCICFG + offset);
  68. }
  69. static inline
  70. void gige_pcicfg_write8(struct ssb_gige *dev,
  71. unsigned int offset, u8 value)
  72. {
  73. BUG_ON(offset >= 256);
  74. gige_write8(dev, SSB_GIGE_PCICFG + offset, value);
  75. }
  76. static inline
  77. void gige_pcicfg_write16(struct ssb_gige *dev,
  78. unsigned int offset, u16 value)
  79. {
  80. BUG_ON(offset >= 256);
  81. gige_write16(dev, SSB_GIGE_PCICFG + offset, value);
  82. }
  83. static inline
  84. void gige_pcicfg_write32(struct ssb_gige *dev,
  85. unsigned int offset, u32 value)
  86. {
  87. BUG_ON(offset >= 256);
  88. gige_write32(dev, SSB_GIGE_PCICFG + offset, value);
  89. }
  90. static int ssb_gige_pci_read_config(struct pci_bus *bus, unsigned int devfn,
  91. int reg, int size, u32 *val)
  92. {
  93. struct ssb_gige *dev = container_of(bus->ops, struct ssb_gige, pci_ops);
  94. unsigned long flags;
  95. if ((PCI_SLOT(devfn) > 0) || (PCI_FUNC(devfn) > 0))
  96. return PCIBIOS_DEVICE_NOT_FOUND;
  97. if (reg >= 256)
  98. return PCIBIOS_DEVICE_NOT_FOUND;
  99. spin_lock_irqsave(&dev->lock, flags);
  100. switch (size) {
  101. case 1:
  102. *val = gige_pcicfg_read8(dev, reg);
  103. break;
  104. case 2:
  105. *val = gige_pcicfg_read16(dev, reg);
  106. break;
  107. case 4:
  108. *val = gige_pcicfg_read32(dev, reg);
  109. break;
  110. default:
  111. WARN_ON(1);
  112. }
  113. spin_unlock_irqrestore(&dev->lock, flags);
  114. return PCIBIOS_SUCCESSFUL;
  115. }
  116. static int ssb_gige_pci_write_config(struct pci_bus *bus, unsigned int devfn,
  117. int reg, int size, u32 val)
  118. {
  119. struct ssb_gige *dev = container_of(bus->ops, struct ssb_gige, pci_ops);
  120. unsigned long flags;
  121. if ((PCI_SLOT(devfn) > 0) || (PCI_FUNC(devfn) > 0))
  122. return PCIBIOS_DEVICE_NOT_FOUND;
  123. if (reg >= 256)
  124. return PCIBIOS_DEVICE_NOT_FOUND;
  125. spin_lock_irqsave(&dev->lock, flags);
  126. switch (size) {
  127. case 1:
  128. gige_pcicfg_write8(dev, reg, val);
  129. break;
  130. case 2:
  131. gige_pcicfg_write16(dev, reg, val);
  132. break;
  133. case 4:
  134. gige_pcicfg_write32(dev, reg, val);
  135. break;
  136. default:
  137. WARN_ON(1);
  138. }
  139. spin_unlock_irqrestore(&dev->lock, flags);
  140. return PCIBIOS_SUCCESSFUL;
  141. }
  142. static int ssb_gige_probe(struct ssb_device *sdev, const struct ssb_device_id *id)
  143. {
  144. struct ssb_gige *dev;
  145. u32 base, tmslow, tmshigh;
  146. dev = kzalloc(sizeof(*dev), GFP_KERNEL);
  147. if (!dev)
  148. return -ENOMEM;
  149. dev->dev = sdev;
  150. spin_lock_init(&dev->lock);
  151. dev->pci_controller.pci_ops = &dev->pci_ops;
  152. dev->pci_controller.io_resource = &dev->io_resource;
  153. dev->pci_controller.mem_resource = &dev->mem_resource;
  154. dev->pci_controller.io_map_base = 0x800;
  155. dev->pci_ops.read = ssb_gige_pci_read_config;
  156. dev->pci_ops.write = ssb_gige_pci_write_config;
  157. dev->io_resource.name = SSB_GIGE_IO_RES_NAME;
  158. dev->io_resource.start = 0x800;
  159. dev->io_resource.end = 0x8FF;
  160. dev->io_resource.flags = IORESOURCE_IO | IORESOURCE_PCI_FIXED;
  161. if (!ssb_device_is_enabled(sdev))
  162. ssb_device_enable(sdev, 0);
  163. /* Setup BAR0. This is a 64k MMIO region. */
  164. base = ssb_admatch_base(ssb_read32(sdev, SSB_ADMATCH1));
  165. gige_pcicfg_write32(dev, PCI_BASE_ADDRESS_0, base);
  166. gige_pcicfg_write32(dev, PCI_BASE_ADDRESS_1, 0);
  167. dev->mem_resource.name = SSB_GIGE_MEM_RES_NAME;
  168. dev->mem_resource.start = base;
  169. dev->mem_resource.end = base + 0x10000 - 1;
  170. dev->mem_resource.flags = IORESOURCE_MEM | IORESOURCE_PCI_FIXED;
  171. /* Enable the memory region. */
  172. gige_pcicfg_write16(dev, PCI_COMMAND,
  173. gige_pcicfg_read16(dev, PCI_COMMAND)
  174. | PCI_COMMAND_MEMORY);
  175. /* Write flushing is controlled by the Flush Status Control register.
  176. * We want to flush every register write with a timeout and we want
  177. * to disable the IRQ mask while flushing to avoid concurrency.
  178. * Note that automatic write flushing does _not_ work from
  179. * an IRQ handler. The driver must flush manually by reading a register.
  180. */
  181. gige_write32(dev, SSB_GIGE_SHIM_FLUSHSTAT, 0x00000068);
  182. /* Check if we have an RGMII or GMII PHY-bus.
  183. * On RGMII do not bypass the DLLs */
  184. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  185. tmshigh = ssb_read32(sdev, SSB_TMSHIGH);
  186. if (tmshigh & SSB_GIGE_TMSHIGH_RGMII) {
  187. tmslow &= ~SSB_GIGE_TMSLOW_TXBYPASS;
  188. tmslow &= ~SSB_GIGE_TMSLOW_RXBYPASS;
  189. dev->has_rgmii = 1;
  190. } else {
  191. tmslow |= SSB_GIGE_TMSLOW_TXBYPASS;
  192. tmslow |= SSB_GIGE_TMSLOW_RXBYPASS;
  193. dev->has_rgmii = 0;
  194. }
  195. tmslow |= SSB_GIGE_TMSLOW_DLLEN;
  196. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  197. ssb_set_drvdata(sdev, dev);
  198. register_pci_controller(&dev->pci_controller);
  199. return 0;
  200. }
  201. bool pdev_is_ssb_gige_core(struct pci_dev *pdev)
  202. {
  203. if (!pdev->resource[0].name)
  204. return 0;
  205. return (strcmp(pdev->resource[0].name, SSB_GIGE_MEM_RES_NAME) == 0);
  206. }
  207. EXPORT_SYMBOL(pdev_is_ssb_gige_core);
  208. int ssb_gige_pcibios_plat_dev_init(struct ssb_device *sdev,
  209. struct pci_dev *pdev)
  210. {
  211. struct ssb_gige *dev = ssb_get_drvdata(sdev);
  212. struct resource *res;
  213. if (pdev->bus->ops != &dev->pci_ops) {
  214. /* The PCI device is not on this SSB GigE bridge device. */
  215. return -ENODEV;
  216. }
  217. /* Fixup the PCI resources. */
  218. res = &(pdev->resource[0]);
  219. res->flags = IORESOURCE_MEM | IORESOURCE_PCI_FIXED;
  220. res->name = dev->mem_resource.name;
  221. res->start = dev->mem_resource.start;
  222. res->end = dev->mem_resource.end;
  223. /* Fixup interrupt lines. */
  224. pdev->irq = ssb_mips_irq(sdev) + 2;
  225. pci_write_config_byte(pdev, PCI_INTERRUPT_LINE, pdev->irq);
  226. return 0;
  227. }
  228. int ssb_gige_map_irq(struct ssb_device *sdev,
  229. const struct pci_dev *pdev)
  230. {
  231. struct ssb_gige *dev = ssb_get_drvdata(sdev);
  232. if (pdev->bus->ops != &dev->pci_ops) {
  233. /* The PCI device is not on this SSB GigE bridge device. */
  234. return -ENODEV;
  235. }
  236. return ssb_mips_irq(sdev) + 2;
  237. }
  238. static struct ssb_driver ssb_gige_driver = {
  239. .name = "BCM-GigE",
  240. .id_table = ssb_gige_tbl,
  241. .probe = ssb_gige_probe,
  242. };
  243. int ssb_gige_init(void)
  244. {
  245. return ssb_driver_register(&ssb_gige_driver);
  246. }