mpc52xx_psc_spi.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593
  1. /*
  2. * MPC52xx PSC in SPI mode driver.
  3. *
  4. * Maintainer: Dragos Carp
  5. *
  6. * Copyright (C) 2006 TOPTICA Photonics AG.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/init.h>
  15. #include <linux/errno.h>
  16. #include <linux/interrupt.h>
  17. #if defined(CONFIG_PPC_MERGE)
  18. #include <linux/of_platform.h>
  19. #else
  20. #include <linux/platform_device.h>
  21. #endif
  22. #include <linux/workqueue.h>
  23. #include <linux/completion.h>
  24. #include <linux/io.h>
  25. #include <linux/delay.h>
  26. #include <linux/spi/spi.h>
  27. #include <linux/fsl_devices.h>
  28. #include <asm/mpc52xx.h>
  29. #include <asm/mpc52xx_psc.h>
  30. #define MCLK 20000000 /* PSC port MClk in hz */
  31. struct mpc52xx_psc_spi {
  32. /* fsl_spi_platform data */
  33. void (*activate_cs)(u8, u8);
  34. void (*deactivate_cs)(u8, u8);
  35. u32 sysclk;
  36. /* driver internal data */
  37. struct mpc52xx_psc __iomem *psc;
  38. struct mpc52xx_psc_fifo __iomem *fifo;
  39. unsigned int irq;
  40. u8 bits_per_word;
  41. u8 busy;
  42. struct workqueue_struct *workqueue;
  43. struct work_struct work;
  44. struct list_head queue;
  45. spinlock_t lock;
  46. struct completion done;
  47. };
  48. /* controller state */
  49. struct mpc52xx_psc_spi_cs {
  50. int bits_per_word;
  51. int speed_hz;
  52. };
  53. /* set clock freq, clock ramp, bits per work
  54. * if t is NULL then reset the values to the default values
  55. */
  56. static int mpc52xx_psc_spi_transfer_setup(struct spi_device *spi,
  57. struct spi_transfer *t)
  58. {
  59. struct mpc52xx_psc_spi_cs *cs = spi->controller_state;
  60. cs->speed_hz = (t && t->speed_hz)
  61. ? t->speed_hz : spi->max_speed_hz;
  62. cs->bits_per_word = (t && t->bits_per_word)
  63. ? t->bits_per_word : spi->bits_per_word;
  64. cs->bits_per_word = ((cs->bits_per_word + 7) / 8) * 8;
  65. return 0;
  66. }
  67. static void mpc52xx_psc_spi_activate_cs(struct spi_device *spi)
  68. {
  69. struct mpc52xx_psc_spi_cs *cs = spi->controller_state;
  70. struct mpc52xx_psc_spi *mps = spi_master_get_devdata(spi->master);
  71. struct mpc52xx_psc __iomem *psc = mps->psc;
  72. u32 sicr;
  73. u16 ccr;
  74. sicr = in_be32(&psc->sicr);
  75. /* Set clock phase and polarity */
  76. if (spi->mode & SPI_CPHA)
  77. sicr |= 0x00001000;
  78. else
  79. sicr &= ~0x00001000;
  80. if (spi->mode & SPI_CPOL)
  81. sicr |= 0x00002000;
  82. else
  83. sicr &= ~0x00002000;
  84. if (spi->mode & SPI_LSB_FIRST)
  85. sicr |= 0x10000000;
  86. else
  87. sicr &= ~0x10000000;
  88. out_be32(&psc->sicr, sicr);
  89. /* Set clock frequency and bits per word
  90. * Because psc->ccr is defined as 16bit register instead of 32bit
  91. * just set the lower byte of BitClkDiv
  92. */
  93. ccr = in_be16(&psc->ccr);
  94. ccr &= 0xFF00;
  95. if (cs->speed_hz)
  96. ccr |= (MCLK / cs->speed_hz - 1) & 0xFF;
  97. else /* by default SPI Clk 1MHz */
  98. ccr |= (MCLK / 1000000 - 1) & 0xFF;
  99. out_be16(&psc->ccr, ccr);
  100. mps->bits_per_word = cs->bits_per_word;
  101. if (mps->activate_cs)
  102. mps->activate_cs(spi->chip_select,
  103. (spi->mode & SPI_CS_HIGH) ? 1 : 0);
  104. }
  105. static void mpc52xx_psc_spi_deactivate_cs(struct spi_device *spi)
  106. {
  107. struct mpc52xx_psc_spi *mps = spi_master_get_devdata(spi->master);
  108. if (mps->deactivate_cs)
  109. mps->deactivate_cs(spi->chip_select,
  110. (spi->mode & SPI_CS_HIGH) ? 1 : 0);
  111. }
  112. #define MPC52xx_PSC_BUFSIZE (MPC52xx_PSC_RFNUM_MASK + 1)
  113. /* wake up when 80% fifo full */
  114. #define MPC52xx_PSC_RFALARM (MPC52xx_PSC_BUFSIZE * 20 / 100)
  115. static int mpc52xx_psc_spi_transfer_rxtx(struct spi_device *spi,
  116. struct spi_transfer *t)
  117. {
  118. struct mpc52xx_psc_spi *mps = spi_master_get_devdata(spi->master);
  119. struct mpc52xx_psc __iomem *psc = mps->psc;
  120. struct mpc52xx_psc_fifo __iomem *fifo = mps->fifo;
  121. unsigned rb = 0; /* number of bytes receieved */
  122. unsigned sb = 0; /* number of bytes sent */
  123. unsigned char *rx_buf = (unsigned char *)t->rx_buf;
  124. unsigned char *tx_buf = (unsigned char *)t->tx_buf;
  125. unsigned rfalarm;
  126. unsigned send_at_once = MPC52xx_PSC_BUFSIZE;
  127. unsigned recv_at_once;
  128. if (!t->tx_buf && !t->rx_buf && t->len)
  129. return -EINVAL;
  130. /* enable transmiter/receiver */
  131. out_8(&psc->command, MPC52xx_PSC_TX_ENABLE | MPC52xx_PSC_RX_ENABLE);
  132. while (rb < t->len) {
  133. if (t->len - rb > MPC52xx_PSC_BUFSIZE) {
  134. rfalarm = MPC52xx_PSC_RFALARM;
  135. } else {
  136. send_at_once = t->len - sb;
  137. rfalarm = MPC52xx_PSC_BUFSIZE - (t->len - rb);
  138. }
  139. dev_dbg(&spi->dev, "send %d bytes...\n", send_at_once);
  140. for (; send_at_once; sb++, send_at_once--) {
  141. /* set EOF flag before the last word is sent */
  142. if (send_at_once == 1)
  143. out_8(&psc->ircr2, 0x01);
  144. if (tx_buf)
  145. out_8(&psc->mpc52xx_psc_buffer_8, tx_buf[sb]);
  146. else
  147. out_8(&psc->mpc52xx_psc_buffer_8, 0);
  148. }
  149. /* enable interrupts and wait for wake up
  150. * if just one byte is expected the Rx FIFO genererates no
  151. * FFULL interrupt, so activate the RxRDY interrupt
  152. */
  153. out_8(&psc->command, MPC52xx_PSC_SEL_MODE_REG_1);
  154. if (t->len - rb == 1) {
  155. out_8(&psc->mode, 0);
  156. } else {
  157. out_8(&psc->mode, MPC52xx_PSC_MODE_FFULL);
  158. out_be16(&fifo->rfalarm, rfalarm);
  159. }
  160. out_be16(&psc->mpc52xx_psc_imr, MPC52xx_PSC_IMR_RXRDY);
  161. wait_for_completion(&mps->done);
  162. recv_at_once = in_be16(&fifo->rfnum);
  163. dev_dbg(&spi->dev, "%d bytes received\n", recv_at_once);
  164. send_at_once = recv_at_once;
  165. if (rx_buf) {
  166. for (; recv_at_once; rb++, recv_at_once--)
  167. rx_buf[rb] = in_8(&psc->mpc52xx_psc_buffer_8);
  168. } else {
  169. for (; recv_at_once; rb++, recv_at_once--)
  170. in_8(&psc->mpc52xx_psc_buffer_8);
  171. }
  172. }
  173. /* disable transmiter/receiver */
  174. out_8(&psc->command, MPC52xx_PSC_TX_DISABLE | MPC52xx_PSC_RX_DISABLE);
  175. return 0;
  176. }
  177. static void mpc52xx_psc_spi_work(struct work_struct *work)
  178. {
  179. struct mpc52xx_psc_spi *mps =
  180. container_of(work, struct mpc52xx_psc_spi, work);
  181. spin_lock_irq(&mps->lock);
  182. mps->busy = 1;
  183. while (!list_empty(&mps->queue)) {
  184. struct spi_message *m;
  185. struct spi_device *spi;
  186. struct spi_transfer *t = NULL;
  187. unsigned cs_change;
  188. int status;
  189. m = container_of(mps->queue.next, struct spi_message, queue);
  190. list_del_init(&m->queue);
  191. spin_unlock_irq(&mps->lock);
  192. spi = m->spi;
  193. cs_change = 1;
  194. status = 0;
  195. list_for_each_entry (t, &m->transfers, transfer_list) {
  196. if (t->bits_per_word || t->speed_hz) {
  197. status = mpc52xx_psc_spi_transfer_setup(spi, t);
  198. if (status < 0)
  199. break;
  200. }
  201. if (cs_change)
  202. mpc52xx_psc_spi_activate_cs(spi);
  203. cs_change = t->cs_change;
  204. status = mpc52xx_psc_spi_transfer_rxtx(spi, t);
  205. if (status)
  206. break;
  207. m->actual_length += t->len;
  208. if (t->delay_usecs)
  209. udelay(t->delay_usecs);
  210. if (cs_change)
  211. mpc52xx_psc_spi_deactivate_cs(spi);
  212. }
  213. m->status = status;
  214. m->complete(m->context);
  215. if (status || !cs_change)
  216. mpc52xx_psc_spi_deactivate_cs(spi);
  217. mpc52xx_psc_spi_transfer_setup(spi, NULL);
  218. spin_lock_irq(&mps->lock);
  219. }
  220. mps->busy = 0;
  221. spin_unlock_irq(&mps->lock);
  222. }
  223. /* the spi->mode bits understood by this driver: */
  224. #define MODEBITS (SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LSB_FIRST)
  225. static int mpc52xx_psc_spi_setup(struct spi_device *spi)
  226. {
  227. struct mpc52xx_psc_spi *mps = spi_master_get_devdata(spi->master);
  228. struct mpc52xx_psc_spi_cs *cs = spi->controller_state;
  229. unsigned long flags;
  230. if (spi->bits_per_word%8)
  231. return -EINVAL;
  232. if (spi->mode & ~MODEBITS) {
  233. dev_dbg(&spi->dev, "setup: unsupported mode bits %x\n",
  234. spi->mode & ~MODEBITS);
  235. return -EINVAL;
  236. }
  237. if (!cs) {
  238. cs = kzalloc(sizeof *cs, GFP_KERNEL);
  239. if (!cs)
  240. return -ENOMEM;
  241. spi->controller_state = cs;
  242. }
  243. cs->bits_per_word = spi->bits_per_word;
  244. cs->speed_hz = spi->max_speed_hz;
  245. spin_lock_irqsave(&mps->lock, flags);
  246. if (!mps->busy)
  247. mpc52xx_psc_spi_deactivate_cs(spi);
  248. spin_unlock_irqrestore(&mps->lock, flags);
  249. return 0;
  250. }
  251. static int mpc52xx_psc_spi_transfer(struct spi_device *spi,
  252. struct spi_message *m)
  253. {
  254. struct mpc52xx_psc_spi *mps = spi_master_get_devdata(spi->master);
  255. unsigned long flags;
  256. m->actual_length = 0;
  257. m->status = -EINPROGRESS;
  258. spin_lock_irqsave(&mps->lock, flags);
  259. list_add_tail(&m->queue, &mps->queue);
  260. queue_work(mps->workqueue, &mps->work);
  261. spin_unlock_irqrestore(&mps->lock, flags);
  262. return 0;
  263. }
  264. static void mpc52xx_psc_spi_cleanup(struct spi_device *spi)
  265. {
  266. kfree(spi->controller_state);
  267. }
  268. static int mpc52xx_psc_spi_port_config(int psc_id, struct mpc52xx_psc_spi *mps)
  269. {
  270. struct mpc52xx_psc __iomem *psc = mps->psc;
  271. struct mpc52xx_psc_fifo __iomem *fifo = mps->fifo;
  272. u32 mclken_div;
  273. int ret = 0;
  274. /* default sysclk is 512MHz */
  275. mclken_div = (mps->sysclk ? mps->sysclk : 512000000) / MCLK;
  276. mpc52xx_set_psc_clkdiv(psc_id, mclken_div);
  277. /* Reset the PSC into a known state */
  278. out_8(&psc->command, MPC52xx_PSC_RST_RX);
  279. out_8(&psc->command, MPC52xx_PSC_RST_TX);
  280. out_8(&psc->command, MPC52xx_PSC_TX_DISABLE | MPC52xx_PSC_RX_DISABLE);
  281. /* Disable interrupts, interrupts are based on alarm level */
  282. out_be16(&psc->mpc52xx_psc_imr, 0);
  283. out_8(&psc->command, MPC52xx_PSC_SEL_MODE_REG_1);
  284. out_8(&fifo->rfcntl, 0);
  285. out_8(&psc->mode, MPC52xx_PSC_MODE_FFULL);
  286. /* Configure 8bit codec mode as a SPI master and use EOF flags */
  287. /* SICR_SIM_CODEC8|SICR_GENCLK|SICR_SPI|SICR_MSTR|SICR_USEEOF */
  288. out_be32(&psc->sicr, 0x0180C800);
  289. out_be16(&psc->ccr, 0x070F); /* by default SPI Clk 1MHz */
  290. /* Set 2ms DTL delay */
  291. out_8(&psc->ctur, 0x00);
  292. out_8(&psc->ctlr, 0x84);
  293. mps->bits_per_word = 8;
  294. return ret;
  295. }
  296. static irqreturn_t mpc52xx_psc_spi_isr(int irq, void *dev_id)
  297. {
  298. struct mpc52xx_psc_spi *mps = (struct mpc52xx_psc_spi *)dev_id;
  299. struct mpc52xx_psc __iomem *psc = mps->psc;
  300. /* disable interrupt and wake up the work queue */
  301. if (in_be16(&psc->mpc52xx_psc_isr) & MPC52xx_PSC_IMR_RXRDY) {
  302. out_be16(&psc->mpc52xx_psc_imr, 0);
  303. complete(&mps->done);
  304. return IRQ_HANDLED;
  305. }
  306. return IRQ_NONE;
  307. }
  308. /* bus_num is used only for the case dev->platform_data == NULL */
  309. static int __init mpc52xx_psc_spi_do_probe(struct device *dev, u32 regaddr,
  310. u32 size, unsigned int irq, s16 bus_num)
  311. {
  312. struct fsl_spi_platform_data *pdata = dev->platform_data;
  313. struct mpc52xx_psc_spi *mps;
  314. struct spi_master *master;
  315. int ret;
  316. master = spi_alloc_master(dev, sizeof *mps);
  317. if (master == NULL)
  318. return -ENOMEM;
  319. dev_set_drvdata(dev, master);
  320. mps = spi_master_get_devdata(master);
  321. mps->irq = irq;
  322. if (pdata == NULL) {
  323. dev_warn(dev, "probe called without platform data, no "
  324. "(de)activate_cs function will be called\n");
  325. mps->activate_cs = NULL;
  326. mps->deactivate_cs = NULL;
  327. mps->sysclk = 0;
  328. master->bus_num = bus_num;
  329. master->num_chipselect = 255;
  330. } else {
  331. mps->activate_cs = pdata->activate_cs;
  332. mps->deactivate_cs = pdata->deactivate_cs;
  333. mps->sysclk = pdata->sysclk;
  334. master->bus_num = pdata->bus_num;
  335. master->num_chipselect = pdata->max_chipselect;
  336. }
  337. master->setup = mpc52xx_psc_spi_setup;
  338. master->transfer = mpc52xx_psc_spi_transfer;
  339. master->cleanup = mpc52xx_psc_spi_cleanup;
  340. mps->psc = ioremap(regaddr, size);
  341. if (!mps->psc) {
  342. dev_err(dev, "could not ioremap I/O port range\n");
  343. ret = -EFAULT;
  344. goto free_master;
  345. }
  346. /* On the 5200, fifo regs are immediately ajacent to the psc regs */
  347. mps->fifo = ((void __iomem *)mps->psc) + sizeof(struct mpc52xx_psc);
  348. ret = request_irq(mps->irq, mpc52xx_psc_spi_isr, 0, "mpc52xx-psc-spi",
  349. mps);
  350. if (ret)
  351. goto free_master;
  352. ret = mpc52xx_psc_spi_port_config(master->bus_num, mps);
  353. if (ret < 0)
  354. goto free_irq;
  355. spin_lock_init(&mps->lock);
  356. init_completion(&mps->done);
  357. INIT_WORK(&mps->work, mpc52xx_psc_spi_work);
  358. INIT_LIST_HEAD(&mps->queue);
  359. mps->workqueue = create_singlethread_workqueue(
  360. master->dev.parent->bus_id);
  361. if (mps->workqueue == NULL) {
  362. ret = -EBUSY;
  363. goto free_irq;
  364. }
  365. ret = spi_register_master(master);
  366. if (ret < 0)
  367. goto unreg_master;
  368. return ret;
  369. unreg_master:
  370. destroy_workqueue(mps->workqueue);
  371. free_irq:
  372. free_irq(mps->irq, mps);
  373. free_master:
  374. if (mps->psc)
  375. iounmap(mps->psc);
  376. spi_master_put(master);
  377. return ret;
  378. }
  379. static int __exit mpc52xx_psc_spi_do_remove(struct device *dev)
  380. {
  381. struct spi_master *master = dev_get_drvdata(dev);
  382. struct mpc52xx_psc_spi *mps = spi_master_get_devdata(master);
  383. flush_workqueue(mps->workqueue);
  384. destroy_workqueue(mps->workqueue);
  385. spi_unregister_master(master);
  386. free_irq(mps->irq, mps);
  387. if (mps->psc)
  388. iounmap(mps->psc);
  389. return 0;
  390. }
  391. #if !defined(CONFIG_PPC_MERGE)
  392. static int __init mpc52xx_psc_spi_probe(struct platform_device *dev)
  393. {
  394. switch(dev->id) {
  395. case 1:
  396. case 2:
  397. case 3:
  398. case 6:
  399. return mpc52xx_psc_spi_do_probe(&dev->dev,
  400. MPC52xx_PA(MPC52xx_PSCx_OFFSET(dev->id)),
  401. MPC52xx_PSC_SIZE, platform_get_irq(dev, 0), dev->id);
  402. default:
  403. return -EINVAL;
  404. }
  405. }
  406. static int __exit mpc52xx_psc_spi_remove(struct platform_device *dev)
  407. {
  408. return mpc52xx_psc_spi_do_remove(&dev->dev);
  409. }
  410. /* work with hotplug and coldplug */
  411. MODULE_ALIAS("platform:mpc52xx-psc-spi");
  412. static struct platform_driver mpc52xx_psc_spi_platform_driver = {
  413. .remove = __exit_p(mpc52xx_psc_spi_remove),
  414. .driver = {
  415. .name = "mpc52xx-psc-spi",
  416. .owner = THIS_MODULE,
  417. },
  418. };
  419. static int __init mpc52xx_psc_spi_init(void)
  420. {
  421. return platform_driver_probe(&mpc52xx_psc_spi_platform_driver,
  422. mpc52xx_psc_spi_probe);
  423. }
  424. module_init(mpc52xx_psc_spi_init);
  425. static void __exit mpc52xx_psc_spi_exit(void)
  426. {
  427. platform_driver_unregister(&mpc52xx_psc_spi_platform_driver);
  428. }
  429. module_exit(mpc52xx_psc_spi_exit);
  430. #else /* defined(CONFIG_PPC_MERGE) */
  431. static int __init mpc52xx_psc_spi_of_probe(struct of_device *op,
  432. const struct of_device_id *match)
  433. {
  434. const u32 *regaddr_p;
  435. u64 regaddr64, size64;
  436. s16 id = -1;
  437. regaddr_p = of_get_address(op->node, 0, &size64, NULL);
  438. if (!regaddr_p) {
  439. printk(KERN_ERR "Invalid PSC address\n");
  440. return -EINVAL;
  441. }
  442. regaddr64 = of_translate_address(op->node, regaddr_p);
  443. /* get PSC id (1..6, used by port_config) */
  444. if (op->dev.platform_data == NULL) {
  445. const u32 *psc_nump;
  446. psc_nump = of_get_property(op->node, "cell-index", NULL);
  447. if (!psc_nump || *psc_nump > 5) {
  448. printk(KERN_ERR "mpc52xx_psc_spi: Device node %s has invalid "
  449. "cell-index property\n", op->node->full_name);
  450. return -EINVAL;
  451. }
  452. id = *psc_nump + 1;
  453. }
  454. return mpc52xx_psc_spi_do_probe(&op->dev, (u32)regaddr64, (u32)size64,
  455. irq_of_parse_and_map(op->node, 0), id);
  456. }
  457. static int __exit mpc52xx_psc_spi_of_remove(struct of_device *op)
  458. {
  459. return mpc52xx_psc_spi_do_remove(&op->dev);
  460. }
  461. static struct of_device_id mpc52xx_psc_spi_of_match[] = {
  462. { .compatible = "fsl,mpc5200-psc-spi", },
  463. { .compatible = "mpc5200-psc-spi", }, /* old */
  464. {}
  465. };
  466. MODULE_DEVICE_TABLE(of, mpc52xx_psc_spi_of_match);
  467. static struct of_platform_driver mpc52xx_psc_spi_of_driver = {
  468. .owner = THIS_MODULE,
  469. .name = "mpc52xx-psc-spi",
  470. .match_table = mpc52xx_psc_spi_of_match,
  471. .probe = mpc52xx_psc_spi_of_probe,
  472. .remove = __exit_p(mpc52xx_psc_spi_of_remove),
  473. .driver = {
  474. .name = "mpc52xx-psc-spi",
  475. .owner = THIS_MODULE,
  476. },
  477. };
  478. static int __init mpc52xx_psc_spi_init(void)
  479. {
  480. return of_register_platform_driver(&mpc52xx_psc_spi_of_driver);
  481. }
  482. module_init(mpc52xx_psc_spi_init);
  483. static void __exit mpc52xx_psc_spi_exit(void)
  484. {
  485. of_unregister_platform_driver(&mpc52xx_psc_spi_of_driver);
  486. }
  487. module_exit(mpc52xx_psc_spi_exit);
  488. #endif /* defined(CONFIG_PPC_MERGE) */
  489. MODULE_AUTHOR("Dragos Carp");
  490. MODULE_DESCRIPTION("MPC52xx PSC SPI Driver");
  491. MODULE_LICENSE("GPL");