imx.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234
  1. /*
  2. * linux/drivers/serial/imx.c
  3. *
  4. * Driver for Motorola IMX serial ports
  5. *
  6. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  7. *
  8. * Author: Sascha Hauer <sascha@saschahauer.de>
  9. * Copyright (C) 2004 Pengutronix
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  24. *
  25. * [29-Mar-2005] Mike Lee
  26. * Added hardware handshake
  27. */
  28. #if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  29. #define SUPPORT_SYSRQ
  30. #endif
  31. #include <linux/module.h>
  32. #include <linux/ioport.h>
  33. #include <linux/init.h>
  34. #include <linux/console.h>
  35. #include <linux/sysrq.h>
  36. #include <linux/platform_device.h>
  37. #include <linux/tty.h>
  38. #include <linux/tty_flip.h>
  39. #include <linux/serial_core.h>
  40. #include <linux/serial.h>
  41. #include <linux/clk.h>
  42. #include <asm/io.h>
  43. #include <asm/irq.h>
  44. #include <mach/hardware.h>
  45. #include <mach/imx-uart.h>
  46. /* Register definitions */
  47. #define URXD0 0x0 /* Receiver Register */
  48. #define URTX0 0x40 /* Transmitter Register */
  49. #define UCR1 0x80 /* Control Register 1 */
  50. #define UCR2 0x84 /* Control Register 2 */
  51. #define UCR3 0x88 /* Control Register 3 */
  52. #define UCR4 0x8c /* Control Register 4 */
  53. #define UFCR 0x90 /* FIFO Control Register */
  54. #define USR1 0x94 /* Status Register 1 */
  55. #define USR2 0x98 /* Status Register 2 */
  56. #define UESC 0x9c /* Escape Character Register */
  57. #define UTIM 0xa0 /* Escape Timer Register */
  58. #define UBIR 0xa4 /* BRM Incremental Register */
  59. #define UBMR 0xa8 /* BRM Modulator Register */
  60. #define UBRC 0xac /* Baud Rate Count Register */
  61. #if defined CONFIG_ARCH_MX3 || defined CONFIG_ARCH_MX2
  62. #define ONEMS 0xb0 /* One Millisecond register */
  63. #define UTS 0xb4 /* UART Test Register */
  64. #endif
  65. #ifdef CONFIG_ARCH_IMX
  66. #define BIPR1 0xb0 /* Incremental Preset Register 1 */
  67. #define BIPR2 0xb4 /* Incremental Preset Register 2 */
  68. #define BIPR3 0xb8 /* Incremental Preset Register 3 */
  69. #define BIPR4 0xbc /* Incremental Preset Register 4 */
  70. #define BMPR1 0xc0 /* BRM Modulator Register 1 */
  71. #define BMPR2 0xc4 /* BRM Modulator Register 2 */
  72. #define BMPR3 0xc8 /* BRM Modulator Register 3 */
  73. #define BMPR4 0xcc /* BRM Modulator Register 4 */
  74. #define UTS 0xd0 /* UART Test Register */
  75. #endif
  76. /* UART Control Register Bit Fields.*/
  77. #define URXD_CHARRDY (1<<15)
  78. #define URXD_ERR (1<<14)
  79. #define URXD_OVRRUN (1<<13)
  80. #define URXD_FRMERR (1<<12)
  81. #define URXD_BRK (1<<11)
  82. #define URXD_PRERR (1<<10)
  83. #define UCR1_ADEN (1<<15) /* Auto dectect interrupt */
  84. #define UCR1_ADBR (1<<14) /* Auto detect baud rate */
  85. #define UCR1_TRDYEN (1<<13) /* Transmitter ready interrupt enable */
  86. #define UCR1_IDEN (1<<12) /* Idle condition interrupt */
  87. #define UCR1_RRDYEN (1<<9) /* Recv ready interrupt enable */
  88. #define UCR1_RDMAEN (1<<8) /* Recv ready DMA enable */
  89. #define UCR1_IREN (1<<7) /* Infrared interface enable */
  90. #define UCR1_TXMPTYEN (1<<6) /* Transimitter empty interrupt enable */
  91. #define UCR1_RTSDEN (1<<5) /* RTS delta interrupt enable */
  92. #define UCR1_SNDBRK (1<<4) /* Send break */
  93. #define UCR1_TDMAEN (1<<3) /* Transmitter ready DMA enable */
  94. #ifdef CONFIG_ARCH_IMX
  95. #define UCR1_UARTCLKEN (1<<2) /* UART clock enabled */
  96. #endif
  97. #if defined CONFIG_ARCH_MX3 || defined CONFIG_ARCH_MX2
  98. #define UCR1_UARTCLKEN (0) /* not present on mx2/mx3 */
  99. #endif
  100. #define UCR1_DOZE (1<<1) /* Doze */
  101. #define UCR1_UARTEN (1<<0) /* UART enabled */
  102. #define UCR2_ESCI (1<<15) /* Escape seq interrupt enable */
  103. #define UCR2_IRTS (1<<14) /* Ignore RTS pin */
  104. #define UCR2_CTSC (1<<13) /* CTS pin control */
  105. #define UCR2_CTS (1<<12) /* Clear to send */
  106. #define UCR2_ESCEN (1<<11) /* Escape enable */
  107. #define UCR2_PREN (1<<8) /* Parity enable */
  108. #define UCR2_PROE (1<<7) /* Parity odd/even */
  109. #define UCR2_STPB (1<<6) /* Stop */
  110. #define UCR2_WS (1<<5) /* Word size */
  111. #define UCR2_RTSEN (1<<4) /* Request to send interrupt enable */
  112. #define UCR2_TXEN (1<<2) /* Transmitter enabled */
  113. #define UCR2_RXEN (1<<1) /* Receiver enabled */
  114. #define UCR2_SRST (1<<0) /* SW reset */
  115. #define UCR3_DTREN (1<<13) /* DTR interrupt enable */
  116. #define UCR3_PARERREN (1<<12) /* Parity enable */
  117. #define UCR3_FRAERREN (1<<11) /* Frame error interrupt enable */
  118. #define UCR3_DSR (1<<10) /* Data set ready */
  119. #define UCR3_DCD (1<<9) /* Data carrier detect */
  120. #define UCR3_RI (1<<8) /* Ring indicator */
  121. #define UCR3_TIMEOUTEN (1<<7) /* Timeout interrupt enable */
  122. #define UCR3_RXDSEN (1<<6) /* Receive status interrupt enable */
  123. #define UCR3_AIRINTEN (1<<5) /* Async IR wake interrupt enable */
  124. #define UCR3_AWAKEN (1<<4) /* Async wake interrupt enable */
  125. #ifdef CONFIG_ARCH_IMX
  126. #define UCR3_REF25 (1<<3) /* Ref freq 25 MHz, only on mx1 */
  127. #define UCR3_REF30 (1<<2) /* Ref Freq 30 MHz, only on mx1 */
  128. #endif
  129. #if defined CONFIG_ARCH_MX2 || defined CONFIG_ARCH_MX3
  130. #define UCR3_RXDMUXSEL (1<<2) /* RXD Muxed Input Select, on mx2/mx3 */
  131. #endif
  132. #define UCR3_INVT (1<<1) /* Inverted Infrared transmission */
  133. #define UCR3_BPEN (1<<0) /* Preset registers enable */
  134. #define UCR4_CTSTL_32 (32<<10) /* CTS trigger level (32 chars) */
  135. #define UCR4_INVR (1<<9) /* Inverted infrared reception */
  136. #define UCR4_ENIRI (1<<8) /* Serial infrared interrupt enable */
  137. #define UCR4_WKEN (1<<7) /* Wake interrupt enable */
  138. #define UCR4_REF16 (1<<6) /* Ref freq 16 MHz */
  139. #define UCR4_IRSC (1<<5) /* IR special case */
  140. #define UCR4_TCEN (1<<3) /* Transmit complete interrupt enable */
  141. #define UCR4_BKEN (1<<2) /* Break condition interrupt enable */
  142. #define UCR4_OREN (1<<1) /* Receiver overrun interrupt enable */
  143. #define UCR4_DREN (1<<0) /* Recv data ready interrupt enable */
  144. #define UFCR_RXTL_SHF 0 /* Receiver trigger level shift */
  145. #define UFCR_RFDIV (7<<7) /* Reference freq divider mask */
  146. #define UFCR_TXTL_SHF 10 /* Transmitter trigger level shift */
  147. #define USR1_PARITYERR (1<<15) /* Parity error interrupt flag */
  148. #define USR1_RTSS (1<<14) /* RTS pin status */
  149. #define USR1_TRDY (1<<13) /* Transmitter ready interrupt/dma flag */
  150. #define USR1_RTSD (1<<12) /* RTS delta */
  151. #define USR1_ESCF (1<<11) /* Escape seq interrupt flag */
  152. #define USR1_FRAMERR (1<<10) /* Frame error interrupt flag */
  153. #define USR1_RRDY (1<<9) /* Receiver ready interrupt/dma flag */
  154. #define USR1_TIMEOUT (1<<7) /* Receive timeout interrupt status */
  155. #define USR1_RXDS (1<<6) /* Receiver idle interrupt flag */
  156. #define USR1_AIRINT (1<<5) /* Async IR wake interrupt flag */
  157. #define USR1_AWAKE (1<<4) /* Aysnc wake interrupt flag */
  158. #define USR2_ADET (1<<15) /* Auto baud rate detect complete */
  159. #define USR2_TXFE (1<<14) /* Transmit buffer FIFO empty */
  160. #define USR2_DTRF (1<<13) /* DTR edge interrupt flag */
  161. #define USR2_IDLE (1<<12) /* Idle condition */
  162. #define USR2_IRINT (1<<8) /* Serial infrared interrupt flag */
  163. #define USR2_WAKE (1<<7) /* Wake */
  164. #define USR2_RTSF (1<<4) /* RTS edge interrupt flag */
  165. #define USR2_TXDC (1<<3) /* Transmitter complete */
  166. #define USR2_BRCD (1<<2) /* Break condition */
  167. #define USR2_ORE (1<<1) /* Overrun error */
  168. #define USR2_RDR (1<<0) /* Recv data ready */
  169. #define UTS_FRCPERR (1<<13) /* Force parity error */
  170. #define UTS_LOOP (1<<12) /* Loop tx and rx */
  171. #define UTS_TXEMPTY (1<<6) /* TxFIFO empty */
  172. #define UTS_RXEMPTY (1<<5) /* RxFIFO empty */
  173. #define UTS_TXFULL (1<<4) /* TxFIFO full */
  174. #define UTS_RXFULL (1<<3) /* RxFIFO full */
  175. #define UTS_SOFTRST (1<<0) /* Software reset */
  176. /* We've been assigned a range on the "Low-density serial ports" major */
  177. #ifdef CONFIG_ARCH_IMX
  178. #define SERIAL_IMX_MAJOR 204
  179. #define MINOR_START 41
  180. #define DEV_NAME "ttySMX"
  181. #define MAX_INTERNAL_IRQ IMX_IRQS
  182. #endif
  183. #if defined CONFIG_ARCH_MX3 || defined CONFIG_ARCH_MX2
  184. #define SERIAL_IMX_MAJOR 207
  185. #define MINOR_START 16
  186. #define DEV_NAME "ttymxc"
  187. #define MAX_INTERNAL_IRQ MXC_MAX_INT_LINES
  188. #endif
  189. /*
  190. * This determines how often we check the modem status signals
  191. * for any change. They generally aren't connected to an IRQ
  192. * so we have to poll them. We also check immediately before
  193. * filling the TX fifo incase CTS has been dropped.
  194. */
  195. #define MCTRL_TIMEOUT (250*HZ/1000)
  196. #define DRIVER_NAME "IMX-uart"
  197. #define UART_NR 8
  198. struct imx_port {
  199. struct uart_port port;
  200. struct timer_list timer;
  201. unsigned int old_status;
  202. int txirq,rxirq,rtsirq;
  203. int have_rtscts:1;
  204. struct clk *clk;
  205. };
  206. /*
  207. * Handle any change of modem status signal since we were last called.
  208. */
  209. static void imx_mctrl_check(struct imx_port *sport)
  210. {
  211. unsigned int status, changed;
  212. status = sport->port.ops->get_mctrl(&sport->port);
  213. changed = status ^ sport->old_status;
  214. if (changed == 0)
  215. return;
  216. sport->old_status = status;
  217. if (changed & TIOCM_RI)
  218. sport->port.icount.rng++;
  219. if (changed & TIOCM_DSR)
  220. sport->port.icount.dsr++;
  221. if (changed & TIOCM_CAR)
  222. uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
  223. if (changed & TIOCM_CTS)
  224. uart_handle_cts_change(&sport->port, status & TIOCM_CTS);
  225. wake_up_interruptible(&sport->port.info->delta_msr_wait);
  226. }
  227. /*
  228. * This is our per-port timeout handler, for checking the
  229. * modem status signals.
  230. */
  231. static void imx_timeout(unsigned long data)
  232. {
  233. struct imx_port *sport = (struct imx_port *)data;
  234. unsigned long flags;
  235. if (sport->port.info) {
  236. spin_lock_irqsave(&sport->port.lock, flags);
  237. imx_mctrl_check(sport);
  238. spin_unlock_irqrestore(&sport->port.lock, flags);
  239. mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
  240. }
  241. }
  242. /*
  243. * interrupts disabled on entry
  244. */
  245. static void imx_stop_tx(struct uart_port *port)
  246. {
  247. struct imx_port *sport = (struct imx_port *)port;
  248. unsigned long temp;
  249. temp = readl(sport->port.membase + UCR1);
  250. writel(temp & ~UCR1_TXMPTYEN, sport->port.membase + UCR1);
  251. }
  252. /*
  253. * interrupts disabled on entry
  254. */
  255. static void imx_stop_rx(struct uart_port *port)
  256. {
  257. struct imx_port *sport = (struct imx_port *)port;
  258. unsigned long temp;
  259. temp = readl(sport->port.membase + UCR2);
  260. writel(temp &~ UCR2_RXEN, sport->port.membase + UCR2);
  261. }
  262. /*
  263. * Set the modem control timer to fire immediately.
  264. */
  265. static void imx_enable_ms(struct uart_port *port)
  266. {
  267. struct imx_port *sport = (struct imx_port *)port;
  268. mod_timer(&sport->timer, jiffies);
  269. }
  270. static inline void imx_transmit_buffer(struct imx_port *sport)
  271. {
  272. struct circ_buf *xmit = &sport->port.info->xmit;
  273. while (!(readl(sport->port.membase + UTS) & UTS_TXFULL)) {
  274. /* send xmit->buf[xmit->tail]
  275. * out the port here */
  276. writel(xmit->buf[xmit->tail], sport->port.membase + URTX0);
  277. xmit->tail = (xmit->tail + 1) &
  278. (UART_XMIT_SIZE - 1);
  279. sport->port.icount.tx++;
  280. if (uart_circ_empty(xmit))
  281. break;
  282. }
  283. if (uart_circ_empty(xmit))
  284. imx_stop_tx(&sport->port);
  285. }
  286. /*
  287. * interrupts disabled on entry
  288. */
  289. static void imx_start_tx(struct uart_port *port)
  290. {
  291. struct imx_port *sport = (struct imx_port *)port;
  292. unsigned long temp;
  293. temp = readl(sport->port.membase + UCR1);
  294. writel(temp | UCR1_TXMPTYEN, sport->port.membase + UCR1);
  295. if (readl(sport->port.membase + UTS) & UTS_TXEMPTY)
  296. imx_transmit_buffer(sport);
  297. }
  298. static irqreturn_t imx_rtsint(int irq, void *dev_id)
  299. {
  300. struct imx_port *sport = dev_id;
  301. unsigned int val = readl(sport->port.membase + USR1) & USR1_RTSS;
  302. unsigned long flags;
  303. spin_lock_irqsave(&sport->port.lock, flags);
  304. writel(USR1_RTSD, sport->port.membase + USR1);
  305. uart_handle_cts_change(&sport->port, !!val);
  306. wake_up_interruptible(&sport->port.info->delta_msr_wait);
  307. spin_unlock_irqrestore(&sport->port.lock, flags);
  308. return IRQ_HANDLED;
  309. }
  310. static irqreturn_t imx_txint(int irq, void *dev_id)
  311. {
  312. struct imx_port *sport = dev_id;
  313. struct circ_buf *xmit = &sport->port.info->xmit;
  314. unsigned long flags;
  315. spin_lock_irqsave(&sport->port.lock,flags);
  316. if (sport->port.x_char)
  317. {
  318. /* Send next char */
  319. writel(sport->port.x_char, sport->port.membase + URTX0);
  320. goto out;
  321. }
  322. if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
  323. imx_stop_tx(&sport->port);
  324. goto out;
  325. }
  326. imx_transmit_buffer(sport);
  327. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  328. uart_write_wakeup(&sport->port);
  329. out:
  330. spin_unlock_irqrestore(&sport->port.lock,flags);
  331. return IRQ_HANDLED;
  332. }
  333. static irqreturn_t imx_rxint(int irq, void *dev_id)
  334. {
  335. struct imx_port *sport = dev_id;
  336. unsigned int rx,flg,ignored = 0;
  337. struct tty_struct *tty = sport->port.info->port.tty;
  338. unsigned long flags, temp;
  339. spin_lock_irqsave(&sport->port.lock,flags);
  340. while (readl(sport->port.membase + USR2) & USR2_RDR) {
  341. flg = TTY_NORMAL;
  342. sport->port.icount.rx++;
  343. rx = readl(sport->port.membase + URXD0);
  344. temp = readl(sport->port.membase + USR2);
  345. if (temp & USR2_BRCD) {
  346. writel(temp | USR2_BRCD, sport->port.membase + USR2);
  347. if (uart_handle_break(&sport->port))
  348. continue;
  349. }
  350. if (uart_handle_sysrq_char
  351. (&sport->port, (unsigned char)rx))
  352. continue;
  353. if (rx & (URXD_PRERR | URXD_OVRRUN | URXD_FRMERR) ) {
  354. if (rx & URXD_PRERR)
  355. sport->port.icount.parity++;
  356. else if (rx & URXD_FRMERR)
  357. sport->port.icount.frame++;
  358. if (rx & URXD_OVRRUN)
  359. sport->port.icount.overrun++;
  360. if (rx & sport->port.ignore_status_mask) {
  361. if (++ignored > 100)
  362. goto out;
  363. continue;
  364. }
  365. rx &= sport->port.read_status_mask;
  366. if (rx & URXD_PRERR)
  367. flg = TTY_PARITY;
  368. else if (rx & URXD_FRMERR)
  369. flg = TTY_FRAME;
  370. if (rx & URXD_OVRRUN)
  371. flg = TTY_OVERRUN;
  372. #ifdef SUPPORT_SYSRQ
  373. sport->port.sysrq = 0;
  374. #endif
  375. }
  376. tty_insert_flip_char(tty, rx, flg);
  377. }
  378. out:
  379. spin_unlock_irqrestore(&sport->port.lock,flags);
  380. tty_flip_buffer_push(tty);
  381. return IRQ_HANDLED;
  382. }
  383. static irqreturn_t imx_int(int irq, void *dev_id)
  384. {
  385. struct imx_port *sport = dev_id;
  386. unsigned int sts;
  387. sts = readl(sport->port.membase + USR1);
  388. if (sts & USR1_RRDY)
  389. imx_rxint(irq, dev_id);
  390. if (sts & USR1_TRDY &&
  391. readl(sport->port.membase + UCR1) & UCR1_TXMPTYEN)
  392. imx_txint(irq, dev_id);
  393. if (sts & USR1_RTSD)
  394. imx_rtsint(irq, dev_id);
  395. return IRQ_HANDLED;
  396. }
  397. /*
  398. * Return TIOCSER_TEMT when transmitter is not busy.
  399. */
  400. static unsigned int imx_tx_empty(struct uart_port *port)
  401. {
  402. struct imx_port *sport = (struct imx_port *)port;
  403. return (readl(sport->port.membase + USR2) & USR2_TXDC) ? TIOCSER_TEMT : 0;
  404. }
  405. /*
  406. * We have a modem side uart, so the meanings of RTS and CTS are inverted.
  407. */
  408. static unsigned int imx_get_mctrl(struct uart_port *port)
  409. {
  410. struct imx_port *sport = (struct imx_port *)port;
  411. unsigned int tmp = TIOCM_DSR | TIOCM_CAR;
  412. if (readl(sport->port.membase + USR1) & USR1_RTSS)
  413. tmp |= TIOCM_CTS;
  414. if (readl(sport->port.membase + UCR2) & UCR2_CTS)
  415. tmp |= TIOCM_RTS;
  416. return tmp;
  417. }
  418. static void imx_set_mctrl(struct uart_port *port, unsigned int mctrl)
  419. {
  420. struct imx_port *sport = (struct imx_port *)port;
  421. unsigned long temp;
  422. temp = readl(sport->port.membase + UCR2) & ~UCR2_CTS;
  423. if (mctrl & TIOCM_RTS)
  424. temp |= UCR2_CTS;
  425. writel(temp, sport->port.membase + UCR2);
  426. }
  427. /*
  428. * Interrupts always disabled.
  429. */
  430. static void imx_break_ctl(struct uart_port *port, int break_state)
  431. {
  432. struct imx_port *sport = (struct imx_port *)port;
  433. unsigned long flags, temp;
  434. spin_lock_irqsave(&sport->port.lock, flags);
  435. temp = readl(sport->port.membase + UCR1) & ~UCR1_SNDBRK;
  436. if ( break_state != 0 )
  437. temp |= UCR1_SNDBRK;
  438. writel(temp, sport->port.membase + UCR1);
  439. spin_unlock_irqrestore(&sport->port.lock, flags);
  440. }
  441. #define TXTL 2 /* reset default */
  442. #define RXTL 1 /* reset default */
  443. static int imx_setup_ufcr(struct imx_port *sport, unsigned int mode)
  444. {
  445. unsigned int val;
  446. unsigned int ufcr_rfdiv;
  447. /* set receiver / transmitter trigger level.
  448. * RFDIV is set such way to satisfy requested uartclk value
  449. */
  450. val = TXTL << 10 | RXTL;
  451. ufcr_rfdiv = (clk_get_rate(sport->clk) + sport->port.uartclk / 2)
  452. / sport->port.uartclk;
  453. if(!ufcr_rfdiv)
  454. ufcr_rfdiv = 1;
  455. if(ufcr_rfdiv >= 7)
  456. ufcr_rfdiv = 6;
  457. else
  458. ufcr_rfdiv = 6 - ufcr_rfdiv;
  459. val |= UFCR_RFDIV & (ufcr_rfdiv << 7);
  460. writel(val, sport->port.membase + UFCR);
  461. return 0;
  462. }
  463. static int imx_startup(struct uart_port *port)
  464. {
  465. struct imx_port *sport = (struct imx_port *)port;
  466. int retval;
  467. unsigned long flags, temp;
  468. imx_setup_ufcr(sport, 0);
  469. /* disable the DREN bit (Data Ready interrupt enable) before
  470. * requesting IRQs
  471. */
  472. temp = readl(sport->port.membase + UCR4);
  473. writel(temp & ~UCR4_DREN, sport->port.membase + UCR4);
  474. /*
  475. * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
  476. * chips only have one interrupt.
  477. */
  478. if (sport->txirq > 0) {
  479. retval = request_irq(sport->rxirq, imx_rxint, 0,
  480. DRIVER_NAME, sport);
  481. if (retval)
  482. goto error_out1;
  483. retval = request_irq(sport->txirq, imx_txint, 0,
  484. DRIVER_NAME, sport);
  485. if (retval)
  486. goto error_out2;
  487. retval = request_irq(sport->rtsirq, imx_rtsint,
  488. (sport->rtsirq < MAX_INTERNAL_IRQ) ? 0 :
  489. IRQF_TRIGGER_FALLING | IRQF_TRIGGER_RISING,
  490. DRIVER_NAME, sport);
  491. if (retval)
  492. goto error_out3;
  493. } else {
  494. retval = request_irq(sport->port.irq, imx_int, 0,
  495. DRIVER_NAME, sport);
  496. if (retval) {
  497. free_irq(sport->port.irq, sport);
  498. goto error_out1;
  499. }
  500. }
  501. /*
  502. * Finally, clear and enable interrupts
  503. */
  504. writel(USR1_RTSD, sport->port.membase + USR1);
  505. temp = readl(sport->port.membase + UCR1);
  506. temp |= UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN;
  507. writel(temp, sport->port.membase + UCR1);
  508. temp = readl(sport->port.membase + UCR2);
  509. temp |= (UCR2_RXEN | UCR2_TXEN);
  510. writel(temp, sport->port.membase + UCR2);
  511. #if defined CONFIG_ARCH_MX2 || defined CONFIG_ARCH_MX3
  512. temp = readl(sport->port.membase + UCR3);
  513. temp |= UCR3_RXDMUXSEL;
  514. writel(temp, sport->port.membase + UCR3);
  515. #endif
  516. /*
  517. * Enable modem status interrupts
  518. */
  519. spin_lock_irqsave(&sport->port.lock,flags);
  520. imx_enable_ms(&sport->port);
  521. spin_unlock_irqrestore(&sport->port.lock,flags);
  522. return 0;
  523. error_out3:
  524. if (sport->txirq)
  525. free_irq(sport->txirq, sport);
  526. error_out2:
  527. if (sport->rxirq)
  528. free_irq(sport->rxirq, sport);
  529. error_out1:
  530. return retval;
  531. }
  532. static void imx_shutdown(struct uart_port *port)
  533. {
  534. struct imx_port *sport = (struct imx_port *)port;
  535. unsigned long temp;
  536. /*
  537. * Stop our timer.
  538. */
  539. del_timer_sync(&sport->timer);
  540. /*
  541. * Free the interrupts
  542. */
  543. if (sport->txirq > 0) {
  544. free_irq(sport->rtsirq, sport);
  545. free_irq(sport->txirq, sport);
  546. free_irq(sport->rxirq, sport);
  547. } else
  548. free_irq(sport->port.irq, sport);
  549. /*
  550. * Disable all interrupts, port and break condition.
  551. */
  552. temp = readl(sport->port.membase + UCR1);
  553. temp &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN);
  554. writel(temp, sport->port.membase + UCR1);
  555. }
  556. static void
  557. imx_set_termios(struct uart_port *port, struct ktermios *termios,
  558. struct ktermios *old)
  559. {
  560. struct imx_port *sport = (struct imx_port *)port;
  561. unsigned long flags;
  562. unsigned int ucr2, old_ucr1, old_txrxen, baud, quot;
  563. unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
  564. unsigned int div, num, denom, ufcr;
  565. /*
  566. * If we don't support modem control lines, don't allow
  567. * these to be set.
  568. */
  569. if (0) {
  570. termios->c_cflag &= ~(HUPCL | CRTSCTS | CMSPAR);
  571. termios->c_cflag |= CLOCAL;
  572. }
  573. /*
  574. * We only support CS7 and CS8.
  575. */
  576. while ((termios->c_cflag & CSIZE) != CS7 &&
  577. (termios->c_cflag & CSIZE) != CS8) {
  578. termios->c_cflag &= ~CSIZE;
  579. termios->c_cflag |= old_csize;
  580. old_csize = CS8;
  581. }
  582. if ((termios->c_cflag & CSIZE) == CS8)
  583. ucr2 = UCR2_WS | UCR2_SRST | UCR2_IRTS;
  584. else
  585. ucr2 = UCR2_SRST | UCR2_IRTS;
  586. if (termios->c_cflag & CRTSCTS) {
  587. if( sport->have_rtscts ) {
  588. ucr2 &= ~UCR2_IRTS;
  589. ucr2 |= UCR2_CTSC;
  590. } else {
  591. termios->c_cflag &= ~CRTSCTS;
  592. }
  593. }
  594. if (termios->c_cflag & CSTOPB)
  595. ucr2 |= UCR2_STPB;
  596. if (termios->c_cflag & PARENB) {
  597. ucr2 |= UCR2_PREN;
  598. if (termios->c_cflag & PARODD)
  599. ucr2 |= UCR2_PROE;
  600. }
  601. /*
  602. * Ask the core to calculate the divisor for us.
  603. */
  604. baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
  605. quot = uart_get_divisor(port, baud);
  606. spin_lock_irqsave(&sport->port.lock, flags);
  607. sport->port.read_status_mask = 0;
  608. if (termios->c_iflag & INPCK)
  609. sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
  610. if (termios->c_iflag & (BRKINT | PARMRK))
  611. sport->port.read_status_mask |= URXD_BRK;
  612. /*
  613. * Characters to ignore
  614. */
  615. sport->port.ignore_status_mask = 0;
  616. if (termios->c_iflag & IGNPAR)
  617. sport->port.ignore_status_mask |= URXD_PRERR;
  618. if (termios->c_iflag & IGNBRK) {
  619. sport->port.ignore_status_mask |= URXD_BRK;
  620. /*
  621. * If we're ignoring parity and break indicators,
  622. * ignore overruns too (for real raw support).
  623. */
  624. if (termios->c_iflag & IGNPAR)
  625. sport->port.ignore_status_mask |= URXD_OVRRUN;
  626. }
  627. del_timer_sync(&sport->timer);
  628. /*
  629. * Update the per-port timeout.
  630. */
  631. uart_update_timeout(port, termios->c_cflag, baud);
  632. /*
  633. * disable interrupts and drain transmitter
  634. */
  635. old_ucr1 = readl(sport->port.membase + UCR1);
  636. writel(old_ucr1 & ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN),
  637. sport->port.membase + UCR1);
  638. while ( !(readl(sport->port.membase + USR2) & USR2_TXDC))
  639. barrier();
  640. /* then, disable everything */
  641. old_txrxen = readl(sport->port.membase + UCR2);
  642. writel(old_txrxen & ~( UCR2_TXEN | UCR2_RXEN),
  643. sport->port.membase + UCR2);
  644. old_txrxen &= (UCR2_TXEN | UCR2_RXEN);
  645. div = sport->port.uartclk / (baud * 16);
  646. if (div > 7)
  647. div = 7;
  648. if (!div)
  649. div = 1;
  650. num = baud;
  651. denom = port->uartclk / div / 16;
  652. /* shift num and denom right until they fit into 16 bits */
  653. while (num > 0x10000 || denom > 0x10000) {
  654. num >>= 1;
  655. denom >>= 1;
  656. }
  657. if (num > 0)
  658. num -= 1;
  659. if (denom > 0)
  660. denom -= 1;
  661. writel(num, sport->port.membase + UBIR);
  662. writel(denom, sport->port.membase + UBMR);
  663. if (div == 7)
  664. div = 6; /* 6 in RFDIV means divide by 7 */
  665. else
  666. div = 6 - div;
  667. ufcr = readl(sport->port.membase + UFCR);
  668. ufcr = (ufcr & (~UFCR_RFDIV)) |
  669. (div << 7);
  670. writel(ufcr, sport->port.membase + UFCR);
  671. #ifdef ONEMS
  672. writel(sport->port.uartclk / div / 1000, sport->port.membase + ONEMS);
  673. #endif
  674. writel(old_ucr1, sport->port.membase + UCR1);
  675. /* set the parity, stop bits and data size */
  676. writel(ucr2 | old_txrxen, sport->port.membase + UCR2);
  677. if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
  678. imx_enable_ms(&sport->port);
  679. spin_unlock_irqrestore(&sport->port.lock, flags);
  680. }
  681. static const char *imx_type(struct uart_port *port)
  682. {
  683. struct imx_port *sport = (struct imx_port *)port;
  684. return sport->port.type == PORT_IMX ? "IMX" : NULL;
  685. }
  686. /*
  687. * Release the memory region(s) being used by 'port'.
  688. */
  689. static void imx_release_port(struct uart_port *port)
  690. {
  691. struct platform_device *pdev = to_platform_device(port->dev);
  692. struct resource *mmres;
  693. mmres = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  694. release_mem_region(mmres->start, mmres->end - mmres->start + 1);
  695. }
  696. /*
  697. * Request the memory region(s) being used by 'port'.
  698. */
  699. static int imx_request_port(struct uart_port *port)
  700. {
  701. struct platform_device *pdev = to_platform_device(port->dev);
  702. struct resource *mmres;
  703. void *ret;
  704. mmres = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  705. if (!mmres)
  706. return -ENODEV;
  707. ret = request_mem_region(mmres->start, mmres->end - mmres->start + 1,
  708. "imx-uart");
  709. return ret ? 0 : -EBUSY;
  710. }
  711. /*
  712. * Configure/autoconfigure the port.
  713. */
  714. static void imx_config_port(struct uart_port *port, int flags)
  715. {
  716. struct imx_port *sport = (struct imx_port *)port;
  717. if (flags & UART_CONFIG_TYPE &&
  718. imx_request_port(&sport->port) == 0)
  719. sport->port.type = PORT_IMX;
  720. }
  721. /*
  722. * Verify the new serial_struct (for TIOCSSERIAL).
  723. * The only change we allow are to the flags and type, and
  724. * even then only between PORT_IMX and PORT_UNKNOWN
  725. */
  726. static int
  727. imx_verify_port(struct uart_port *port, struct serial_struct *ser)
  728. {
  729. struct imx_port *sport = (struct imx_port *)port;
  730. int ret = 0;
  731. if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
  732. ret = -EINVAL;
  733. if (sport->port.irq != ser->irq)
  734. ret = -EINVAL;
  735. if (ser->io_type != UPIO_MEM)
  736. ret = -EINVAL;
  737. if (sport->port.uartclk / 16 != ser->baud_base)
  738. ret = -EINVAL;
  739. if ((void *)sport->port.mapbase != ser->iomem_base)
  740. ret = -EINVAL;
  741. if (sport->port.iobase != ser->port)
  742. ret = -EINVAL;
  743. if (ser->hub6 != 0)
  744. ret = -EINVAL;
  745. return ret;
  746. }
  747. static struct uart_ops imx_pops = {
  748. .tx_empty = imx_tx_empty,
  749. .set_mctrl = imx_set_mctrl,
  750. .get_mctrl = imx_get_mctrl,
  751. .stop_tx = imx_stop_tx,
  752. .start_tx = imx_start_tx,
  753. .stop_rx = imx_stop_rx,
  754. .enable_ms = imx_enable_ms,
  755. .break_ctl = imx_break_ctl,
  756. .startup = imx_startup,
  757. .shutdown = imx_shutdown,
  758. .set_termios = imx_set_termios,
  759. .type = imx_type,
  760. .release_port = imx_release_port,
  761. .request_port = imx_request_port,
  762. .config_port = imx_config_port,
  763. .verify_port = imx_verify_port,
  764. };
  765. static struct imx_port *imx_ports[UART_NR];
  766. #ifdef CONFIG_SERIAL_IMX_CONSOLE
  767. static void imx_console_putchar(struct uart_port *port, int ch)
  768. {
  769. struct imx_port *sport = (struct imx_port *)port;
  770. while (readl(sport->port.membase + UTS) & UTS_TXFULL)
  771. barrier();
  772. writel(ch, sport->port.membase + URTX0);
  773. }
  774. /*
  775. * Interrupts are disabled on entering
  776. */
  777. static void
  778. imx_console_write(struct console *co, const char *s, unsigned int count)
  779. {
  780. struct imx_port *sport = imx_ports[co->index];
  781. unsigned int old_ucr1, old_ucr2;
  782. /*
  783. * First, save UCR1/2 and then disable interrupts
  784. */
  785. old_ucr1 = readl(sport->port.membase + UCR1);
  786. old_ucr2 = readl(sport->port.membase + UCR2);
  787. writel((old_ucr1 | UCR1_UARTCLKEN | UCR1_UARTEN) &
  788. ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN),
  789. sport->port.membase + UCR1);
  790. writel(old_ucr2 | UCR2_TXEN, sport->port.membase + UCR2);
  791. uart_console_write(&sport->port, s, count, imx_console_putchar);
  792. /*
  793. * Finally, wait for transmitter to become empty
  794. * and restore UCR1/2
  795. */
  796. while (!(readl(sport->port.membase + USR2) & USR2_TXDC));
  797. writel(old_ucr1, sport->port.membase + UCR1);
  798. writel(old_ucr2, sport->port.membase + UCR2);
  799. }
  800. /*
  801. * If the port was already initialised (eg, by a boot loader),
  802. * try to determine the current setup.
  803. */
  804. static void __init
  805. imx_console_get_options(struct imx_port *sport, int *baud,
  806. int *parity, int *bits)
  807. {
  808. if ( readl(sport->port.membase + UCR1) | UCR1_UARTEN ) {
  809. /* ok, the port was enabled */
  810. unsigned int ucr2, ubir,ubmr, uartclk;
  811. unsigned int baud_raw;
  812. unsigned int ucfr_rfdiv;
  813. ucr2 = readl(sport->port.membase + UCR2);
  814. *parity = 'n';
  815. if (ucr2 & UCR2_PREN) {
  816. if (ucr2 & UCR2_PROE)
  817. *parity = 'o';
  818. else
  819. *parity = 'e';
  820. }
  821. if (ucr2 & UCR2_WS)
  822. *bits = 8;
  823. else
  824. *bits = 7;
  825. ubir = readl(sport->port.membase + UBIR) & 0xffff;
  826. ubmr = readl(sport->port.membase + UBMR) & 0xffff;
  827. ucfr_rfdiv = (readl(sport->port.membase + UFCR) & UFCR_RFDIV) >> 7;
  828. if (ucfr_rfdiv == 6)
  829. ucfr_rfdiv = 7;
  830. else
  831. ucfr_rfdiv = 6 - ucfr_rfdiv;
  832. uartclk = clk_get_rate(sport->clk);
  833. uartclk /= ucfr_rfdiv;
  834. { /*
  835. * The next code provides exact computation of
  836. * baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
  837. * without need of float support or long long division,
  838. * which would be required to prevent 32bit arithmetic overflow
  839. */
  840. unsigned int mul = ubir + 1;
  841. unsigned int div = 16 * (ubmr + 1);
  842. unsigned int rem = uartclk % div;
  843. baud_raw = (uartclk / div) * mul;
  844. baud_raw += (rem * mul + div / 2) / div;
  845. *baud = (baud_raw + 50) / 100 * 100;
  846. }
  847. if(*baud != baud_raw)
  848. printk(KERN_INFO "Serial: Console IMX rounded baud rate from %d to %d\n",
  849. baud_raw, *baud);
  850. }
  851. }
  852. static int __init
  853. imx_console_setup(struct console *co, char *options)
  854. {
  855. struct imx_port *sport;
  856. int baud = 9600;
  857. int bits = 8;
  858. int parity = 'n';
  859. int flow = 'n';
  860. /*
  861. * Check whether an invalid uart number has been specified, and
  862. * if so, search for the first available port that does have
  863. * console support.
  864. */
  865. if (co->index == -1 || co->index >= ARRAY_SIZE(imx_ports))
  866. co->index = 0;
  867. sport = imx_ports[co->index];
  868. if (options)
  869. uart_parse_options(options, &baud, &parity, &bits, &flow);
  870. else
  871. imx_console_get_options(sport, &baud, &parity, &bits);
  872. imx_setup_ufcr(sport, 0);
  873. return uart_set_options(&sport->port, co, baud, parity, bits, flow);
  874. }
  875. static struct uart_driver imx_reg;
  876. static struct console imx_console = {
  877. .name = DEV_NAME,
  878. .write = imx_console_write,
  879. .device = uart_console_device,
  880. .setup = imx_console_setup,
  881. .flags = CON_PRINTBUFFER,
  882. .index = -1,
  883. .data = &imx_reg,
  884. };
  885. #define IMX_CONSOLE &imx_console
  886. #else
  887. #define IMX_CONSOLE NULL
  888. #endif
  889. static struct uart_driver imx_reg = {
  890. .owner = THIS_MODULE,
  891. .driver_name = DRIVER_NAME,
  892. .dev_name = DEV_NAME,
  893. .major = SERIAL_IMX_MAJOR,
  894. .minor = MINOR_START,
  895. .nr = ARRAY_SIZE(imx_ports),
  896. .cons = IMX_CONSOLE,
  897. };
  898. static int serial_imx_suspend(struct platform_device *dev, pm_message_t state)
  899. {
  900. struct imx_port *sport = platform_get_drvdata(dev);
  901. if (sport)
  902. uart_suspend_port(&imx_reg, &sport->port);
  903. return 0;
  904. }
  905. static int serial_imx_resume(struct platform_device *dev)
  906. {
  907. struct imx_port *sport = platform_get_drvdata(dev);
  908. if (sport)
  909. uart_resume_port(&imx_reg, &sport->port);
  910. return 0;
  911. }
  912. static int serial_imx_probe(struct platform_device *pdev)
  913. {
  914. struct imx_port *sport;
  915. struct imxuart_platform_data *pdata;
  916. void __iomem *base;
  917. int ret = 0;
  918. struct resource *res;
  919. sport = kzalloc(sizeof(*sport), GFP_KERNEL);
  920. if (!sport)
  921. return -ENOMEM;
  922. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  923. if (!res) {
  924. ret = -ENODEV;
  925. goto free;
  926. }
  927. base = ioremap(res->start, PAGE_SIZE);
  928. if (!base) {
  929. ret = -ENOMEM;
  930. goto free;
  931. }
  932. sport->port.dev = &pdev->dev;
  933. sport->port.mapbase = res->start;
  934. sport->port.membase = base;
  935. sport->port.type = PORT_IMX,
  936. sport->port.iotype = UPIO_MEM;
  937. sport->port.irq = platform_get_irq(pdev, 0);
  938. sport->rxirq = platform_get_irq(pdev, 0);
  939. sport->txirq = platform_get_irq(pdev, 1);
  940. sport->rtsirq = platform_get_irq(pdev, 2);
  941. sport->port.fifosize = 32;
  942. sport->port.ops = &imx_pops;
  943. sport->port.flags = UPF_BOOT_AUTOCONF;
  944. sport->port.line = pdev->id;
  945. init_timer(&sport->timer);
  946. sport->timer.function = imx_timeout;
  947. sport->timer.data = (unsigned long)sport;
  948. sport->clk = clk_get(&pdev->dev, "uart_clk");
  949. if (IS_ERR(sport->clk)) {
  950. ret = PTR_ERR(sport->clk);
  951. goto unmap;
  952. }
  953. clk_enable(sport->clk);
  954. sport->port.uartclk = clk_get_rate(sport->clk);
  955. imx_ports[pdev->id] = sport;
  956. pdata = pdev->dev.platform_data;
  957. if(pdata && (pdata->flags & IMXUART_HAVE_RTSCTS))
  958. sport->have_rtscts = 1;
  959. if (pdata->init) {
  960. ret = pdata->init(pdev);
  961. if (ret)
  962. goto clkput;
  963. }
  964. uart_add_one_port(&imx_reg, &sport->port);
  965. platform_set_drvdata(pdev, &sport->port);
  966. return 0;
  967. clkput:
  968. clk_put(sport->clk);
  969. clk_disable(sport->clk);
  970. unmap:
  971. iounmap(sport->port.membase);
  972. free:
  973. kfree(sport);
  974. return ret;
  975. }
  976. static int serial_imx_remove(struct platform_device *pdev)
  977. {
  978. struct imxuart_platform_data *pdata;
  979. struct imx_port *sport = platform_get_drvdata(pdev);
  980. pdata = pdev->dev.platform_data;
  981. platform_set_drvdata(pdev, NULL);
  982. if (sport) {
  983. uart_remove_one_port(&imx_reg, &sport->port);
  984. clk_put(sport->clk);
  985. }
  986. clk_disable(sport->clk);
  987. if (pdata->exit)
  988. pdata->exit(pdev);
  989. iounmap(sport->port.membase);
  990. kfree(sport);
  991. return 0;
  992. }
  993. static struct platform_driver serial_imx_driver = {
  994. .probe = serial_imx_probe,
  995. .remove = serial_imx_remove,
  996. .suspend = serial_imx_suspend,
  997. .resume = serial_imx_resume,
  998. .driver = {
  999. .name = "imx-uart",
  1000. .owner = THIS_MODULE,
  1001. },
  1002. };
  1003. static int __init imx_serial_init(void)
  1004. {
  1005. int ret;
  1006. printk(KERN_INFO "Serial: IMX driver\n");
  1007. ret = uart_register_driver(&imx_reg);
  1008. if (ret)
  1009. return ret;
  1010. ret = platform_driver_register(&serial_imx_driver);
  1011. if (ret != 0)
  1012. uart_unregister_driver(&imx_reg);
  1013. return 0;
  1014. }
  1015. static void __exit imx_serial_exit(void)
  1016. {
  1017. platform_driver_unregister(&serial_imx_driver);
  1018. uart_unregister_driver(&imx_reg);
  1019. }
  1020. module_init(imx_serial_init);
  1021. module_exit(imx_serial_exit);
  1022. MODULE_AUTHOR("Sascha Hauer");
  1023. MODULE_DESCRIPTION("IMX generic serial port driver");
  1024. MODULE_LICENSE("GPL");
  1025. MODULE_ALIAS("platform:imx-uart");