qlogicpti.c 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459
  1. /* qlogicpti.c: Performance Technologies QlogicISP sbus card driver.
  2. *
  3. * Copyright (C) 1996, 2006 David S. Miller (davem@davemloft.net)
  4. *
  5. * A lot of this driver was directly stolen from Erik H. Moe's PCI
  6. * Qlogic ISP driver. Mucho kudos to him for this code.
  7. *
  8. * An even bigger kudos to John Grana at Performance Technologies
  9. * for providing me with the hardware to write this driver, you rule
  10. * John you really do.
  11. *
  12. * May, 2, 1997: Added support for QLGC,isp --jj
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/delay.h>
  16. #include <linux/types.h>
  17. #include <linux/string.h>
  18. #include <linux/slab.h>
  19. #include <linux/blkdev.h>
  20. #include <linux/proc_fs.h>
  21. #include <linux/stat.h>
  22. #include <linux/init.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/module.h>
  26. #include <linux/jiffies.h>
  27. #include <asm/byteorder.h>
  28. #include "qlogicpti.h"
  29. #include <asm/sbus.h>
  30. #include <asm/dma.h>
  31. #include <asm/system.h>
  32. #include <asm/ptrace.h>
  33. #include <asm/pgtable.h>
  34. #include <asm/oplib.h>
  35. #include <asm/io.h>
  36. #include <asm/irq.h>
  37. #include <scsi/scsi.h>
  38. #include <scsi/scsi_cmnd.h>
  39. #include <scsi/scsi_device.h>
  40. #include <scsi/scsi_eh.h>
  41. #include <scsi/scsi_tcq.h>
  42. #include <scsi/scsi_host.h>
  43. #define MAX_TARGETS 16
  44. #define MAX_LUNS 8 /* 32 for 1.31 F/W */
  45. #define DEFAULT_LOOP_COUNT 10000
  46. #include "qlogicpti_asm.c"
  47. static struct qlogicpti *qptichain = NULL;
  48. static DEFINE_SPINLOCK(qptichain_lock);
  49. #define PACKB(a, b) (((a)<<4)|(b))
  50. static const u_char mbox_param[] = {
  51. PACKB(1, 1), /* MBOX_NO_OP */
  52. PACKB(5, 5), /* MBOX_LOAD_RAM */
  53. PACKB(2, 0), /* MBOX_EXEC_FIRMWARE */
  54. PACKB(5, 5), /* MBOX_DUMP_RAM */
  55. PACKB(3, 3), /* MBOX_WRITE_RAM_WORD */
  56. PACKB(2, 3), /* MBOX_READ_RAM_WORD */
  57. PACKB(6, 6), /* MBOX_MAILBOX_REG_TEST */
  58. PACKB(2, 3), /* MBOX_VERIFY_CHECKSUM */
  59. PACKB(1, 3), /* MBOX_ABOUT_FIRMWARE */
  60. PACKB(0, 0), /* 0x0009 */
  61. PACKB(0, 0), /* 0x000a */
  62. PACKB(0, 0), /* 0x000b */
  63. PACKB(0, 0), /* 0x000c */
  64. PACKB(0, 0), /* 0x000d */
  65. PACKB(1, 2), /* MBOX_CHECK_FIRMWARE */
  66. PACKB(0, 0), /* 0x000f */
  67. PACKB(5, 5), /* MBOX_INIT_REQ_QUEUE */
  68. PACKB(6, 6), /* MBOX_INIT_RES_QUEUE */
  69. PACKB(4, 4), /* MBOX_EXECUTE_IOCB */
  70. PACKB(2, 2), /* MBOX_WAKE_UP */
  71. PACKB(1, 6), /* MBOX_STOP_FIRMWARE */
  72. PACKB(4, 4), /* MBOX_ABORT */
  73. PACKB(2, 2), /* MBOX_ABORT_DEVICE */
  74. PACKB(3, 3), /* MBOX_ABORT_TARGET */
  75. PACKB(2, 2), /* MBOX_BUS_RESET */
  76. PACKB(2, 3), /* MBOX_STOP_QUEUE */
  77. PACKB(2, 3), /* MBOX_START_QUEUE */
  78. PACKB(2, 3), /* MBOX_SINGLE_STEP_QUEUE */
  79. PACKB(2, 3), /* MBOX_ABORT_QUEUE */
  80. PACKB(2, 4), /* MBOX_GET_DEV_QUEUE_STATUS */
  81. PACKB(0, 0), /* 0x001e */
  82. PACKB(1, 3), /* MBOX_GET_FIRMWARE_STATUS */
  83. PACKB(1, 2), /* MBOX_GET_INIT_SCSI_ID */
  84. PACKB(1, 2), /* MBOX_GET_SELECT_TIMEOUT */
  85. PACKB(1, 3), /* MBOX_GET_RETRY_COUNT */
  86. PACKB(1, 2), /* MBOX_GET_TAG_AGE_LIMIT */
  87. PACKB(1, 2), /* MBOX_GET_CLOCK_RATE */
  88. PACKB(1, 2), /* MBOX_GET_ACT_NEG_STATE */
  89. PACKB(1, 2), /* MBOX_GET_ASYNC_DATA_SETUP_TIME */
  90. PACKB(1, 3), /* MBOX_GET_SBUS_PARAMS */
  91. PACKB(2, 4), /* MBOX_GET_TARGET_PARAMS */
  92. PACKB(2, 4), /* MBOX_GET_DEV_QUEUE_PARAMS */
  93. PACKB(0, 0), /* 0x002a */
  94. PACKB(0, 0), /* 0x002b */
  95. PACKB(0, 0), /* 0x002c */
  96. PACKB(0, 0), /* 0x002d */
  97. PACKB(0, 0), /* 0x002e */
  98. PACKB(0, 0), /* 0x002f */
  99. PACKB(2, 2), /* MBOX_SET_INIT_SCSI_ID */
  100. PACKB(2, 2), /* MBOX_SET_SELECT_TIMEOUT */
  101. PACKB(3, 3), /* MBOX_SET_RETRY_COUNT */
  102. PACKB(2, 2), /* MBOX_SET_TAG_AGE_LIMIT */
  103. PACKB(2, 2), /* MBOX_SET_CLOCK_RATE */
  104. PACKB(2, 2), /* MBOX_SET_ACTIVE_NEG_STATE */
  105. PACKB(2, 2), /* MBOX_SET_ASYNC_DATA_SETUP_TIME */
  106. PACKB(3, 3), /* MBOX_SET_SBUS_CONTROL_PARAMS */
  107. PACKB(4, 4), /* MBOX_SET_TARGET_PARAMS */
  108. PACKB(4, 4), /* MBOX_SET_DEV_QUEUE_PARAMS */
  109. PACKB(0, 0), /* 0x003a */
  110. PACKB(0, 0), /* 0x003b */
  111. PACKB(0, 0), /* 0x003c */
  112. PACKB(0, 0), /* 0x003d */
  113. PACKB(0, 0), /* 0x003e */
  114. PACKB(0, 0), /* 0x003f */
  115. PACKB(0, 0), /* 0x0040 */
  116. PACKB(0, 0), /* 0x0041 */
  117. PACKB(0, 0) /* 0x0042 */
  118. };
  119. #define MAX_MBOX_COMMAND ARRAY_SIZE(mbox_param)
  120. /* queue length's _must_ be power of two: */
  121. #define QUEUE_DEPTH(in, out, ql) ((in - out) & (ql))
  122. #define REQ_QUEUE_DEPTH(in, out) QUEUE_DEPTH(in, out, \
  123. QLOGICPTI_REQ_QUEUE_LEN)
  124. #define RES_QUEUE_DEPTH(in, out) QUEUE_DEPTH(in, out, RES_QUEUE_LEN)
  125. static inline void qlogicpti_enable_irqs(struct qlogicpti *qpti)
  126. {
  127. sbus_writew(SBUS_CTRL_ERIRQ | SBUS_CTRL_GENAB,
  128. qpti->qregs + SBUS_CTRL);
  129. }
  130. static inline void qlogicpti_disable_irqs(struct qlogicpti *qpti)
  131. {
  132. sbus_writew(0, qpti->qregs + SBUS_CTRL);
  133. }
  134. static inline void set_sbus_cfg1(struct qlogicpti *qpti)
  135. {
  136. u16 val;
  137. u8 bursts = qpti->bursts;
  138. #if 0 /* It appears that at least PTI cards do not support
  139. * 64-byte bursts and that setting the B64 bit actually
  140. * is a nop and the chip ends up using the smallest burst
  141. * size. -DaveM
  142. */
  143. if (sbus_can_burst64(qpti->sdev) && (bursts & DMA_BURST64)) {
  144. val = (SBUS_CFG1_BENAB | SBUS_CFG1_B64);
  145. } else
  146. #endif
  147. if (bursts & DMA_BURST32) {
  148. val = (SBUS_CFG1_BENAB | SBUS_CFG1_B32);
  149. } else if (bursts & DMA_BURST16) {
  150. val = (SBUS_CFG1_BENAB | SBUS_CFG1_B16);
  151. } else if (bursts & DMA_BURST8) {
  152. val = (SBUS_CFG1_BENAB | SBUS_CFG1_B8);
  153. } else {
  154. val = 0; /* No sbus bursts for you... */
  155. }
  156. sbus_writew(val, qpti->qregs + SBUS_CFG1);
  157. }
  158. static int qlogicpti_mbox_command(struct qlogicpti *qpti, u_short param[], int force)
  159. {
  160. int loop_count;
  161. u16 tmp;
  162. if (mbox_param[param[0]] == 0)
  163. return 1;
  164. /* Set SBUS semaphore. */
  165. tmp = sbus_readw(qpti->qregs + SBUS_SEMAPHORE);
  166. tmp |= SBUS_SEMAPHORE_LCK;
  167. sbus_writew(tmp, qpti->qregs + SBUS_SEMAPHORE);
  168. /* Wait for host IRQ bit to clear. */
  169. loop_count = DEFAULT_LOOP_COUNT;
  170. while (--loop_count && (sbus_readw(qpti->qregs + HCCTRL) & HCCTRL_HIRQ)) {
  171. barrier();
  172. cpu_relax();
  173. }
  174. if (!loop_count)
  175. printk(KERN_EMERG "qlogicpti%d: mbox_command loop timeout #1\n",
  176. qpti->qpti_id);
  177. /* Write mailbox command registers. */
  178. switch (mbox_param[param[0]] >> 4) {
  179. case 6: sbus_writew(param[5], qpti->qregs + MBOX5);
  180. case 5: sbus_writew(param[4], qpti->qregs + MBOX4);
  181. case 4: sbus_writew(param[3], qpti->qregs + MBOX3);
  182. case 3: sbus_writew(param[2], qpti->qregs + MBOX2);
  183. case 2: sbus_writew(param[1], qpti->qregs + MBOX1);
  184. case 1: sbus_writew(param[0], qpti->qregs + MBOX0);
  185. }
  186. /* Clear RISC interrupt. */
  187. tmp = sbus_readw(qpti->qregs + HCCTRL);
  188. tmp |= HCCTRL_CRIRQ;
  189. sbus_writew(tmp, qpti->qregs + HCCTRL);
  190. /* Clear SBUS semaphore. */
  191. sbus_writew(0, qpti->qregs + SBUS_SEMAPHORE);
  192. /* Set HOST interrupt. */
  193. tmp = sbus_readw(qpti->qregs + HCCTRL);
  194. tmp |= HCCTRL_SHIRQ;
  195. sbus_writew(tmp, qpti->qregs + HCCTRL);
  196. /* Wait for HOST interrupt clears. */
  197. loop_count = DEFAULT_LOOP_COUNT;
  198. while (--loop_count &&
  199. (sbus_readw(qpti->qregs + HCCTRL) & HCCTRL_CRIRQ))
  200. udelay(20);
  201. if (!loop_count)
  202. printk(KERN_EMERG "qlogicpti%d: mbox_command[%04x] loop timeout #2\n",
  203. qpti->qpti_id, param[0]);
  204. /* Wait for SBUS semaphore to get set. */
  205. loop_count = DEFAULT_LOOP_COUNT;
  206. while (--loop_count &&
  207. !(sbus_readw(qpti->qregs + SBUS_SEMAPHORE) & SBUS_SEMAPHORE_LCK)) {
  208. udelay(20);
  209. /* Workaround for some buggy chips. */
  210. if (sbus_readw(qpti->qregs + MBOX0) & 0x4000)
  211. break;
  212. }
  213. if (!loop_count)
  214. printk(KERN_EMERG "qlogicpti%d: mbox_command[%04x] loop timeout #3\n",
  215. qpti->qpti_id, param[0]);
  216. /* Wait for MBOX busy condition to go away. */
  217. loop_count = DEFAULT_LOOP_COUNT;
  218. while (--loop_count && (sbus_readw(qpti->qregs + MBOX0) == 0x04))
  219. udelay(20);
  220. if (!loop_count)
  221. printk(KERN_EMERG "qlogicpti%d: mbox_command[%04x] loop timeout #4\n",
  222. qpti->qpti_id, param[0]);
  223. /* Read back output parameters. */
  224. switch (mbox_param[param[0]] & 0xf) {
  225. case 6: param[5] = sbus_readw(qpti->qregs + MBOX5);
  226. case 5: param[4] = sbus_readw(qpti->qregs + MBOX4);
  227. case 4: param[3] = sbus_readw(qpti->qregs + MBOX3);
  228. case 3: param[2] = sbus_readw(qpti->qregs + MBOX2);
  229. case 2: param[1] = sbus_readw(qpti->qregs + MBOX1);
  230. case 1: param[0] = sbus_readw(qpti->qregs + MBOX0);
  231. }
  232. /* Clear RISC interrupt. */
  233. tmp = sbus_readw(qpti->qregs + HCCTRL);
  234. tmp |= HCCTRL_CRIRQ;
  235. sbus_writew(tmp, qpti->qregs + HCCTRL);
  236. /* Release SBUS semaphore. */
  237. tmp = sbus_readw(qpti->qregs + SBUS_SEMAPHORE);
  238. tmp &= ~(SBUS_SEMAPHORE_LCK);
  239. sbus_writew(tmp, qpti->qregs + SBUS_SEMAPHORE);
  240. /* We're done. */
  241. return 0;
  242. }
  243. static inline void qlogicpti_set_hostdev_defaults(struct qlogicpti *qpti)
  244. {
  245. int i;
  246. qpti->host_param.initiator_scsi_id = qpti->scsi_id;
  247. qpti->host_param.bus_reset_delay = 3;
  248. qpti->host_param.retry_count = 0;
  249. qpti->host_param.retry_delay = 5;
  250. qpti->host_param.async_data_setup_time = 3;
  251. qpti->host_param.req_ack_active_negation = 1;
  252. qpti->host_param.data_line_active_negation = 1;
  253. qpti->host_param.data_dma_burst_enable = 1;
  254. qpti->host_param.command_dma_burst_enable = 1;
  255. qpti->host_param.tag_aging = 8;
  256. qpti->host_param.selection_timeout = 250;
  257. qpti->host_param.max_queue_depth = 256;
  258. for(i = 0; i < MAX_TARGETS; i++) {
  259. /*
  260. * disconnect, parity, arq, reneg on reset, and, oddly enough
  261. * tags...the midlayer's notion of tagged support has to match
  262. * our device settings, and since we base whether we enable a
  263. * tag on a per-cmnd basis upon what the midlayer sez, we
  264. * actually enable the capability here.
  265. */
  266. qpti->dev_param[i].device_flags = 0xcd;
  267. qpti->dev_param[i].execution_throttle = 16;
  268. if (qpti->ultra) {
  269. qpti->dev_param[i].synchronous_period = 12;
  270. qpti->dev_param[i].synchronous_offset = 8;
  271. } else {
  272. qpti->dev_param[i].synchronous_period = 25;
  273. qpti->dev_param[i].synchronous_offset = 12;
  274. }
  275. qpti->dev_param[i].device_enable = 1;
  276. }
  277. }
  278. static int qlogicpti_reset_hardware(struct Scsi_Host *host)
  279. {
  280. struct qlogicpti *qpti = (struct qlogicpti *) host->hostdata;
  281. u_short param[6];
  282. unsigned short risc_code_addr;
  283. int loop_count, i;
  284. unsigned long flags;
  285. risc_code_addr = 0x1000; /* all load addresses are at 0x1000 */
  286. spin_lock_irqsave(host->host_lock, flags);
  287. sbus_writew(HCCTRL_PAUSE, qpti->qregs + HCCTRL);
  288. /* Only reset the scsi bus if it is not free. */
  289. if (sbus_readw(qpti->qregs + CPU_PCTRL) & CPU_PCTRL_BSY) {
  290. sbus_writew(CPU_ORIDE_RMOD, qpti->qregs + CPU_ORIDE);
  291. sbus_writew(CPU_CMD_BRESET, qpti->qregs + CPU_CMD);
  292. udelay(400);
  293. }
  294. sbus_writew(SBUS_CTRL_RESET, qpti->qregs + SBUS_CTRL);
  295. sbus_writew((DMA_CTRL_CCLEAR | DMA_CTRL_CIRQ), qpti->qregs + CMD_DMA_CTRL);
  296. sbus_writew((DMA_CTRL_CCLEAR | DMA_CTRL_CIRQ), qpti->qregs + DATA_DMA_CTRL);
  297. loop_count = DEFAULT_LOOP_COUNT;
  298. while (--loop_count && ((sbus_readw(qpti->qregs + MBOX0) & 0xff) == 0x04))
  299. udelay(20);
  300. if (!loop_count)
  301. printk(KERN_EMERG "qlogicpti%d: reset_hardware loop timeout\n",
  302. qpti->qpti_id);
  303. sbus_writew(HCCTRL_PAUSE, qpti->qregs + HCCTRL);
  304. set_sbus_cfg1(qpti);
  305. qlogicpti_enable_irqs(qpti);
  306. if (sbus_readw(qpti->qregs + RISC_PSR) & RISC_PSR_ULTRA) {
  307. qpti->ultra = 1;
  308. sbus_writew((RISC_MTREG_P0ULTRA | RISC_MTREG_P1ULTRA),
  309. qpti->qregs + RISC_MTREG);
  310. } else {
  311. qpti->ultra = 0;
  312. sbus_writew((RISC_MTREG_P0DFLT | RISC_MTREG_P1DFLT),
  313. qpti->qregs + RISC_MTREG);
  314. }
  315. /* reset adapter and per-device default values. */
  316. /* do it after finding out whether we're ultra mode capable */
  317. qlogicpti_set_hostdev_defaults(qpti);
  318. /* Release the RISC processor. */
  319. sbus_writew(HCCTRL_REL, qpti->qregs + HCCTRL);
  320. /* Get RISC to start executing the firmware code. */
  321. param[0] = MBOX_EXEC_FIRMWARE;
  322. param[1] = risc_code_addr;
  323. if (qlogicpti_mbox_command(qpti, param, 1)) {
  324. printk(KERN_EMERG "qlogicpti%d: Cannot execute ISP firmware.\n",
  325. qpti->qpti_id);
  326. spin_unlock_irqrestore(host->host_lock, flags);
  327. return 1;
  328. }
  329. /* Set initiator scsi ID. */
  330. param[0] = MBOX_SET_INIT_SCSI_ID;
  331. param[1] = qpti->host_param.initiator_scsi_id;
  332. if (qlogicpti_mbox_command(qpti, param, 1) ||
  333. (param[0] != MBOX_COMMAND_COMPLETE)) {
  334. printk(KERN_EMERG "qlogicpti%d: Cannot set initiator SCSI ID.\n",
  335. qpti->qpti_id);
  336. spin_unlock_irqrestore(host->host_lock, flags);
  337. return 1;
  338. }
  339. /* Initialize state of the queues, both hw and sw. */
  340. qpti->req_in_ptr = qpti->res_out_ptr = 0;
  341. param[0] = MBOX_INIT_RES_QUEUE;
  342. param[1] = RES_QUEUE_LEN + 1;
  343. param[2] = (u_short) (qpti->res_dvma >> 16);
  344. param[3] = (u_short) (qpti->res_dvma & 0xffff);
  345. param[4] = param[5] = 0;
  346. if (qlogicpti_mbox_command(qpti, param, 1)) {
  347. printk(KERN_EMERG "qlogicpti%d: Cannot init response queue.\n",
  348. qpti->qpti_id);
  349. spin_unlock_irqrestore(host->host_lock, flags);
  350. return 1;
  351. }
  352. param[0] = MBOX_INIT_REQ_QUEUE;
  353. param[1] = QLOGICPTI_REQ_QUEUE_LEN + 1;
  354. param[2] = (u_short) (qpti->req_dvma >> 16);
  355. param[3] = (u_short) (qpti->req_dvma & 0xffff);
  356. param[4] = param[5] = 0;
  357. if (qlogicpti_mbox_command(qpti, param, 1)) {
  358. printk(KERN_EMERG "qlogicpti%d: Cannot init request queue.\n",
  359. qpti->qpti_id);
  360. spin_unlock_irqrestore(host->host_lock, flags);
  361. return 1;
  362. }
  363. param[0] = MBOX_SET_RETRY_COUNT;
  364. param[1] = qpti->host_param.retry_count;
  365. param[2] = qpti->host_param.retry_delay;
  366. qlogicpti_mbox_command(qpti, param, 0);
  367. param[0] = MBOX_SET_TAG_AGE_LIMIT;
  368. param[1] = qpti->host_param.tag_aging;
  369. qlogicpti_mbox_command(qpti, param, 0);
  370. for (i = 0; i < MAX_TARGETS; i++) {
  371. param[0] = MBOX_GET_DEV_QUEUE_PARAMS;
  372. param[1] = (i << 8);
  373. qlogicpti_mbox_command(qpti, param, 0);
  374. }
  375. param[0] = MBOX_GET_FIRMWARE_STATUS;
  376. qlogicpti_mbox_command(qpti, param, 0);
  377. param[0] = MBOX_SET_SELECT_TIMEOUT;
  378. param[1] = qpti->host_param.selection_timeout;
  379. qlogicpti_mbox_command(qpti, param, 0);
  380. for (i = 0; i < MAX_TARGETS; i++) {
  381. param[0] = MBOX_SET_TARGET_PARAMS;
  382. param[1] = (i << 8);
  383. param[2] = (qpti->dev_param[i].device_flags << 8);
  384. /*
  385. * Since we're now loading 1.31 f/w, force narrow/async.
  386. */
  387. param[2] |= 0xc0;
  388. param[3] = 0; /* no offset, we do not have sync mode yet */
  389. qlogicpti_mbox_command(qpti, param, 0);
  390. }
  391. /*
  392. * Always (sigh) do an initial bus reset (kicks f/w).
  393. */
  394. param[0] = MBOX_BUS_RESET;
  395. param[1] = qpti->host_param.bus_reset_delay;
  396. qlogicpti_mbox_command(qpti, param, 0);
  397. qpti->send_marker = 1;
  398. spin_unlock_irqrestore(host->host_lock, flags);
  399. return 0;
  400. }
  401. #define PTI_RESET_LIMIT 400
  402. static int __devinit qlogicpti_load_firmware(struct qlogicpti *qpti)
  403. {
  404. struct Scsi_Host *host = qpti->qhost;
  405. unsigned short csum = 0;
  406. unsigned short param[6];
  407. unsigned short *risc_code, risc_code_addr, risc_code_length;
  408. unsigned long flags;
  409. int i, timeout;
  410. risc_code = &sbus_risc_code01[0];
  411. risc_code_addr = 0x1000; /* all f/w modules load at 0x1000 */
  412. risc_code_length = sbus_risc_code_length01;
  413. spin_lock_irqsave(host->host_lock, flags);
  414. /* Verify the checksum twice, one before loading it, and once
  415. * afterwards via the mailbox commands.
  416. */
  417. for (i = 0; i < risc_code_length; i++)
  418. csum += risc_code[i];
  419. if (csum) {
  420. spin_unlock_irqrestore(host->host_lock, flags);
  421. printk(KERN_EMERG "qlogicpti%d: Aieee, firmware checksum failed!",
  422. qpti->qpti_id);
  423. return 1;
  424. }
  425. sbus_writew(SBUS_CTRL_RESET, qpti->qregs + SBUS_CTRL);
  426. sbus_writew((DMA_CTRL_CCLEAR | DMA_CTRL_CIRQ), qpti->qregs + CMD_DMA_CTRL);
  427. sbus_writew((DMA_CTRL_CCLEAR | DMA_CTRL_CIRQ), qpti->qregs + DATA_DMA_CTRL);
  428. timeout = PTI_RESET_LIMIT;
  429. while (--timeout && (sbus_readw(qpti->qregs + SBUS_CTRL) & SBUS_CTRL_RESET))
  430. udelay(20);
  431. if (!timeout) {
  432. spin_unlock_irqrestore(host->host_lock, flags);
  433. printk(KERN_EMERG "qlogicpti%d: Cannot reset the ISP.", qpti->qpti_id);
  434. return 1;
  435. }
  436. sbus_writew(HCCTRL_RESET, qpti->qregs + HCCTRL);
  437. mdelay(1);
  438. sbus_writew((SBUS_CTRL_GENAB | SBUS_CTRL_ERIRQ), qpti->qregs + SBUS_CTRL);
  439. set_sbus_cfg1(qpti);
  440. sbus_writew(0, qpti->qregs + SBUS_SEMAPHORE);
  441. if (sbus_readw(qpti->qregs + RISC_PSR) & RISC_PSR_ULTRA) {
  442. qpti->ultra = 1;
  443. sbus_writew((RISC_MTREG_P0ULTRA | RISC_MTREG_P1ULTRA),
  444. qpti->qregs + RISC_MTREG);
  445. } else {
  446. qpti->ultra = 0;
  447. sbus_writew((RISC_MTREG_P0DFLT | RISC_MTREG_P1DFLT),
  448. qpti->qregs + RISC_MTREG);
  449. }
  450. sbus_writew(HCCTRL_REL, qpti->qregs + HCCTRL);
  451. /* Pin lines are only stable while RISC is paused. */
  452. sbus_writew(HCCTRL_PAUSE, qpti->qregs + HCCTRL);
  453. if (sbus_readw(qpti->qregs + CPU_PDIFF) & CPU_PDIFF_MODE)
  454. qpti->differential = 1;
  455. else
  456. qpti->differential = 0;
  457. sbus_writew(HCCTRL_REL, qpti->qregs + HCCTRL);
  458. /* This shouldn't be necessary- we've reset things so we should be
  459. running from the ROM now.. */
  460. param[0] = MBOX_STOP_FIRMWARE;
  461. param[1] = param[2] = param[3] = param[4] = param[5] = 0;
  462. if (qlogicpti_mbox_command(qpti, param, 1)) {
  463. printk(KERN_EMERG "qlogicpti%d: Cannot stop firmware for reload.\n",
  464. qpti->qpti_id);
  465. spin_unlock_irqrestore(host->host_lock, flags);
  466. return 1;
  467. }
  468. /* Load it up.. */
  469. for (i = 0; i < risc_code_length; i++) {
  470. param[0] = MBOX_WRITE_RAM_WORD;
  471. param[1] = risc_code_addr + i;
  472. param[2] = risc_code[i];
  473. if (qlogicpti_mbox_command(qpti, param, 1) ||
  474. param[0] != MBOX_COMMAND_COMPLETE) {
  475. printk("qlogicpti%d: Firmware dload failed, I'm bolixed!\n",
  476. qpti->qpti_id);
  477. spin_unlock_irqrestore(host->host_lock, flags);
  478. return 1;
  479. }
  480. }
  481. /* Reset the ISP again. */
  482. sbus_writew(HCCTRL_RESET, qpti->qregs + HCCTRL);
  483. mdelay(1);
  484. qlogicpti_enable_irqs(qpti);
  485. sbus_writew(0, qpti->qregs + SBUS_SEMAPHORE);
  486. sbus_writew(HCCTRL_REL, qpti->qregs + HCCTRL);
  487. /* Ask ISP to verify the checksum of the new code. */
  488. param[0] = MBOX_VERIFY_CHECKSUM;
  489. param[1] = risc_code_addr;
  490. if (qlogicpti_mbox_command(qpti, param, 1) ||
  491. (param[0] != MBOX_COMMAND_COMPLETE)) {
  492. printk(KERN_EMERG "qlogicpti%d: New firmware csum failure!\n",
  493. qpti->qpti_id);
  494. spin_unlock_irqrestore(host->host_lock, flags);
  495. return 1;
  496. }
  497. /* Start using newly downloaded firmware. */
  498. param[0] = MBOX_EXEC_FIRMWARE;
  499. param[1] = risc_code_addr;
  500. qlogicpti_mbox_command(qpti, param, 1);
  501. param[0] = MBOX_ABOUT_FIRMWARE;
  502. if (qlogicpti_mbox_command(qpti, param, 1) ||
  503. (param[0] != MBOX_COMMAND_COMPLETE)) {
  504. printk(KERN_EMERG "qlogicpti%d: AboutFirmware cmd fails.\n",
  505. qpti->qpti_id);
  506. spin_unlock_irqrestore(host->host_lock, flags);
  507. return 1;
  508. }
  509. /* Snag the major and minor revisions from the result. */
  510. qpti->fware_majrev = param[1];
  511. qpti->fware_minrev = param[2];
  512. qpti->fware_micrev = param[3];
  513. /* Set the clock rate */
  514. param[0] = MBOX_SET_CLOCK_RATE;
  515. param[1] = qpti->clock;
  516. if (qlogicpti_mbox_command(qpti, param, 1) ||
  517. (param[0] != MBOX_COMMAND_COMPLETE)) {
  518. printk(KERN_EMERG "qlogicpti%d: could not set clock rate.\n",
  519. qpti->qpti_id);
  520. spin_unlock_irqrestore(host->host_lock, flags);
  521. return 1;
  522. }
  523. if (qpti->is_pti != 0) {
  524. /* Load scsi initiator ID and interrupt level into sbus static ram. */
  525. param[0] = MBOX_WRITE_RAM_WORD;
  526. param[1] = 0xff80;
  527. param[2] = (unsigned short) qpti->scsi_id;
  528. qlogicpti_mbox_command(qpti, param, 1);
  529. param[0] = MBOX_WRITE_RAM_WORD;
  530. param[1] = 0xff00;
  531. param[2] = (unsigned short) 3;
  532. qlogicpti_mbox_command(qpti, param, 1);
  533. }
  534. spin_unlock_irqrestore(host->host_lock, flags);
  535. return 0;
  536. }
  537. static int qlogicpti_verify_tmon(struct qlogicpti *qpti)
  538. {
  539. int curstat = sbus_readb(qpti->sreg);
  540. curstat &= 0xf0;
  541. if (!(curstat & SREG_FUSE) && (qpti->swsreg & SREG_FUSE))
  542. printk("qlogicpti%d: Fuse returned to normal state.\n", qpti->qpti_id);
  543. if (!(curstat & SREG_TPOWER) && (qpti->swsreg & SREG_TPOWER))
  544. printk("qlogicpti%d: termpwr back to normal state.\n", qpti->qpti_id);
  545. if (curstat != qpti->swsreg) {
  546. int error = 0;
  547. if (curstat & SREG_FUSE) {
  548. error++;
  549. printk("qlogicpti%d: Fuse is open!\n", qpti->qpti_id);
  550. }
  551. if (curstat & SREG_TPOWER) {
  552. error++;
  553. printk("qlogicpti%d: termpwr failure\n", qpti->qpti_id);
  554. }
  555. if (qpti->differential &&
  556. (curstat & SREG_DSENSE) != SREG_DSENSE) {
  557. error++;
  558. printk("qlogicpti%d: You have a single ended device on a "
  559. "differential bus! Please fix!\n", qpti->qpti_id);
  560. }
  561. qpti->swsreg = curstat;
  562. return error;
  563. }
  564. return 0;
  565. }
  566. static irqreturn_t qpti_intr(int irq, void *dev_id);
  567. static void __devinit qpti_chain_add(struct qlogicpti *qpti)
  568. {
  569. spin_lock_irq(&qptichain_lock);
  570. if (qptichain != NULL) {
  571. struct qlogicpti *qlink = qptichain;
  572. while(qlink->next)
  573. qlink = qlink->next;
  574. qlink->next = qpti;
  575. } else {
  576. qptichain = qpti;
  577. }
  578. qpti->next = NULL;
  579. spin_unlock_irq(&qptichain_lock);
  580. }
  581. static void __devexit qpti_chain_del(struct qlogicpti *qpti)
  582. {
  583. spin_lock_irq(&qptichain_lock);
  584. if (qptichain == qpti) {
  585. qptichain = qpti->next;
  586. } else {
  587. struct qlogicpti *qlink = qptichain;
  588. while(qlink->next != qpti)
  589. qlink = qlink->next;
  590. qlink->next = qpti->next;
  591. }
  592. qpti->next = NULL;
  593. spin_unlock_irq(&qptichain_lock);
  594. }
  595. static int __devinit qpti_map_regs(struct qlogicpti *qpti)
  596. {
  597. struct sbus_dev *sdev = qpti->sdev;
  598. qpti->qregs = sbus_ioremap(&sdev->resource[0], 0,
  599. sdev->reg_addrs[0].reg_size,
  600. "PTI Qlogic/ISP");
  601. if (!qpti->qregs) {
  602. printk("PTI: Qlogic/ISP registers are unmappable\n");
  603. return -1;
  604. }
  605. if (qpti->is_pti) {
  606. qpti->sreg = sbus_ioremap(&sdev->resource[0], (16 * 4096),
  607. sizeof(unsigned char),
  608. "PTI Qlogic/ISP statreg");
  609. if (!qpti->sreg) {
  610. printk("PTI: Qlogic/ISP status register is unmappable\n");
  611. return -1;
  612. }
  613. }
  614. return 0;
  615. }
  616. static int __devinit qpti_register_irq(struct qlogicpti *qpti)
  617. {
  618. struct sbus_dev *sdev = qpti->sdev;
  619. qpti->qhost->irq = qpti->irq = sdev->irqs[0];
  620. /* We used to try various overly-clever things to
  621. * reduce the interrupt processing overhead on
  622. * sun4c/sun4m when multiple PTI's shared the
  623. * same IRQ. It was too complex and messy to
  624. * sanely maintain.
  625. */
  626. if (request_irq(qpti->irq, qpti_intr,
  627. IRQF_SHARED, "Qlogic/PTI", qpti))
  628. goto fail;
  629. printk("qlogicpti%d: IRQ %d ", qpti->qpti_id, qpti->irq);
  630. return 0;
  631. fail:
  632. printk("qlogicpti%d: Cannot acquire irq line\n", qpti->qpti_id);
  633. return -1;
  634. }
  635. static void __devinit qpti_get_scsi_id(struct qlogicpti *qpti)
  636. {
  637. qpti->scsi_id = prom_getintdefault(qpti->prom_node,
  638. "initiator-id",
  639. -1);
  640. if (qpti->scsi_id == -1)
  641. qpti->scsi_id = prom_getintdefault(qpti->prom_node,
  642. "scsi-initiator-id",
  643. -1);
  644. if (qpti->scsi_id == -1)
  645. qpti->scsi_id =
  646. prom_getintdefault(qpti->sdev->bus->prom_node,
  647. "scsi-initiator-id", 7);
  648. qpti->qhost->this_id = qpti->scsi_id;
  649. qpti->qhost->max_sectors = 64;
  650. printk("SCSI ID %d ", qpti->scsi_id);
  651. }
  652. static void qpti_get_bursts(struct qlogicpti *qpti)
  653. {
  654. struct sbus_dev *sdev = qpti->sdev;
  655. u8 bursts, bmask;
  656. bursts = prom_getintdefault(qpti->prom_node, "burst-sizes", 0xff);
  657. bmask = prom_getintdefault(sdev->bus->prom_node,
  658. "burst-sizes", 0xff);
  659. if (bmask != 0xff)
  660. bursts &= bmask;
  661. if (bursts == 0xff ||
  662. (bursts & DMA_BURST16) == 0 ||
  663. (bursts & DMA_BURST32) == 0)
  664. bursts = (DMA_BURST32 - 1);
  665. qpti->bursts = bursts;
  666. }
  667. static void qpti_get_clock(struct qlogicpti *qpti)
  668. {
  669. unsigned int cfreq;
  670. /* Check for what the clock input to this card is.
  671. * Default to 40Mhz.
  672. */
  673. cfreq = prom_getintdefault(qpti->prom_node,"clock-frequency",40000000);
  674. qpti->clock = (cfreq + 500000)/1000000;
  675. if (qpti->clock == 0) /* bullshit */
  676. qpti->clock = 40;
  677. }
  678. /* The request and response queues must each be aligned
  679. * on a page boundary.
  680. */
  681. static int __devinit qpti_map_queues(struct qlogicpti *qpti)
  682. {
  683. struct sbus_dev *sdev = qpti->sdev;
  684. #define QSIZE(entries) (((entries) + 1) * QUEUE_ENTRY_LEN)
  685. qpti->res_cpu = sbus_alloc_consistent(sdev,
  686. QSIZE(RES_QUEUE_LEN),
  687. &qpti->res_dvma);
  688. if (qpti->res_cpu == NULL ||
  689. qpti->res_dvma == 0) {
  690. printk("QPTI: Cannot map response queue.\n");
  691. return -1;
  692. }
  693. qpti->req_cpu = sbus_alloc_consistent(sdev,
  694. QSIZE(QLOGICPTI_REQ_QUEUE_LEN),
  695. &qpti->req_dvma);
  696. if (qpti->req_cpu == NULL ||
  697. qpti->req_dvma == 0) {
  698. sbus_free_consistent(sdev, QSIZE(RES_QUEUE_LEN),
  699. qpti->res_cpu, qpti->res_dvma);
  700. printk("QPTI: Cannot map request queue.\n");
  701. return -1;
  702. }
  703. memset(qpti->res_cpu, 0, QSIZE(RES_QUEUE_LEN));
  704. memset(qpti->req_cpu, 0, QSIZE(QLOGICPTI_REQ_QUEUE_LEN));
  705. return 0;
  706. }
  707. const char *qlogicpti_info(struct Scsi_Host *host)
  708. {
  709. static char buf[80];
  710. struct qlogicpti *qpti = (struct qlogicpti *) host->hostdata;
  711. sprintf(buf, "PTI Qlogic,ISP SBUS SCSI irq %d regs at %p",
  712. qpti->qhost->irq, qpti->qregs);
  713. return buf;
  714. }
  715. /* I am a certified frobtronicist. */
  716. static inline void marker_frob(struct Command_Entry *cmd)
  717. {
  718. struct Marker_Entry *marker = (struct Marker_Entry *) cmd;
  719. memset(marker, 0, sizeof(struct Marker_Entry));
  720. marker->hdr.entry_cnt = 1;
  721. marker->hdr.entry_type = ENTRY_MARKER;
  722. marker->modifier = SYNC_ALL;
  723. marker->rsvd = 0;
  724. }
  725. static inline void cmd_frob(struct Command_Entry *cmd, struct scsi_cmnd *Cmnd,
  726. struct qlogicpti *qpti)
  727. {
  728. memset(cmd, 0, sizeof(struct Command_Entry));
  729. cmd->hdr.entry_cnt = 1;
  730. cmd->hdr.entry_type = ENTRY_COMMAND;
  731. cmd->target_id = Cmnd->device->id;
  732. cmd->target_lun = Cmnd->device->lun;
  733. cmd->cdb_length = Cmnd->cmd_len;
  734. cmd->control_flags = 0;
  735. if (Cmnd->device->tagged_supported) {
  736. if (qpti->cmd_count[Cmnd->device->id] == 0)
  737. qpti->tag_ages[Cmnd->device->id] = jiffies;
  738. if (time_after(jiffies, qpti->tag_ages[Cmnd->device->id] + (5*HZ))) {
  739. cmd->control_flags = CFLAG_ORDERED_TAG;
  740. qpti->tag_ages[Cmnd->device->id] = jiffies;
  741. } else
  742. cmd->control_flags = CFLAG_SIMPLE_TAG;
  743. }
  744. if ((Cmnd->cmnd[0] == WRITE_6) ||
  745. (Cmnd->cmnd[0] == WRITE_10) ||
  746. (Cmnd->cmnd[0] == WRITE_12))
  747. cmd->control_flags |= CFLAG_WRITE;
  748. else
  749. cmd->control_flags |= CFLAG_READ;
  750. cmd->time_out = 30;
  751. memcpy(cmd->cdb, Cmnd->cmnd, Cmnd->cmd_len);
  752. }
  753. /* Do it to it baby. */
  754. static inline int load_cmd(struct scsi_cmnd *Cmnd, struct Command_Entry *cmd,
  755. struct qlogicpti *qpti, u_int in_ptr, u_int out_ptr)
  756. {
  757. struct dataseg *ds;
  758. struct scatterlist *sg, *s;
  759. int i, n;
  760. if (scsi_bufflen(Cmnd)) {
  761. int sg_count;
  762. sg = scsi_sglist(Cmnd);
  763. sg_count = sbus_map_sg(qpti->sdev, sg, scsi_sg_count(Cmnd),
  764. Cmnd->sc_data_direction);
  765. ds = cmd->dataseg;
  766. cmd->segment_cnt = sg_count;
  767. /* Fill in first four sg entries: */
  768. n = sg_count;
  769. if (n > 4)
  770. n = 4;
  771. for_each_sg(sg, s, n, i) {
  772. ds[i].d_base = sg_dma_address(s);
  773. ds[i].d_count = sg_dma_len(s);
  774. }
  775. sg_count -= 4;
  776. sg = s;
  777. while (sg_count > 0) {
  778. struct Continuation_Entry *cont;
  779. ++cmd->hdr.entry_cnt;
  780. cont = (struct Continuation_Entry *) &qpti->req_cpu[in_ptr];
  781. in_ptr = NEXT_REQ_PTR(in_ptr);
  782. if (in_ptr == out_ptr)
  783. return -1;
  784. cont->hdr.entry_type = ENTRY_CONTINUATION;
  785. cont->hdr.entry_cnt = 0;
  786. cont->hdr.sys_def_1 = 0;
  787. cont->hdr.flags = 0;
  788. cont->reserved = 0;
  789. ds = cont->dataseg;
  790. n = sg_count;
  791. if (n > 7)
  792. n = 7;
  793. for_each_sg(sg, s, n, i) {
  794. ds[i].d_base = sg_dma_address(s);
  795. ds[i].d_count = sg_dma_len(s);
  796. }
  797. sg_count -= n;
  798. sg = s;
  799. }
  800. } else {
  801. cmd->dataseg[0].d_base = 0;
  802. cmd->dataseg[0].d_count = 0;
  803. cmd->segment_cnt = 1; /* Shouldn't this be 0? */
  804. }
  805. /* Committed, record Scsi_Cmd so we can find it later. */
  806. cmd->handle = in_ptr;
  807. qpti->cmd_slots[in_ptr] = Cmnd;
  808. qpti->cmd_count[Cmnd->device->id]++;
  809. sbus_writew(in_ptr, qpti->qregs + MBOX4);
  810. qpti->req_in_ptr = in_ptr;
  811. return in_ptr;
  812. }
  813. static inline void update_can_queue(struct Scsi_Host *host, u_int in_ptr, u_int out_ptr)
  814. {
  815. /* Temporary workaround until bug is found and fixed (one bug has been found
  816. already, but fixing it makes things even worse) -jj */
  817. int num_free = QLOGICPTI_REQ_QUEUE_LEN - REQ_QUEUE_DEPTH(in_ptr, out_ptr) - 64;
  818. host->can_queue = host->host_busy + num_free;
  819. host->sg_tablesize = QLOGICPTI_MAX_SG(num_free);
  820. }
  821. static int qlogicpti_slave_configure(struct scsi_device *sdev)
  822. {
  823. struct qlogicpti *qpti = shost_priv(sdev->host);
  824. int tgt = sdev->id;
  825. u_short param[6];
  826. /* tags handled in midlayer */
  827. /* enable sync mode? */
  828. if (sdev->sdtr) {
  829. qpti->dev_param[tgt].device_flags |= 0x10;
  830. } else {
  831. qpti->dev_param[tgt].synchronous_offset = 0;
  832. qpti->dev_param[tgt].synchronous_period = 0;
  833. }
  834. /* are we wide capable? */
  835. if (sdev->wdtr)
  836. qpti->dev_param[tgt].device_flags |= 0x20;
  837. param[0] = MBOX_SET_TARGET_PARAMS;
  838. param[1] = (tgt << 8);
  839. param[2] = (qpti->dev_param[tgt].device_flags << 8);
  840. if (qpti->dev_param[tgt].device_flags & 0x10) {
  841. param[3] = (qpti->dev_param[tgt].synchronous_offset << 8) |
  842. qpti->dev_param[tgt].synchronous_period;
  843. } else {
  844. param[3] = 0;
  845. }
  846. qlogicpti_mbox_command(qpti, param, 0);
  847. return 0;
  848. }
  849. /*
  850. * The middle SCSI layer ensures that queuecommand never gets invoked
  851. * concurrently with itself or the interrupt handler (though the
  852. * interrupt handler may call this routine as part of
  853. * request-completion handling).
  854. *
  855. * "This code must fly." -davem
  856. */
  857. static int qlogicpti_queuecommand(struct scsi_cmnd *Cmnd, void (*done)(struct scsi_cmnd *))
  858. {
  859. struct Scsi_Host *host = Cmnd->device->host;
  860. struct qlogicpti *qpti = (struct qlogicpti *) host->hostdata;
  861. struct Command_Entry *cmd;
  862. u_int out_ptr;
  863. int in_ptr;
  864. Cmnd->scsi_done = done;
  865. in_ptr = qpti->req_in_ptr;
  866. cmd = (struct Command_Entry *) &qpti->req_cpu[in_ptr];
  867. out_ptr = sbus_readw(qpti->qregs + MBOX4);
  868. in_ptr = NEXT_REQ_PTR(in_ptr);
  869. if (in_ptr == out_ptr)
  870. goto toss_command;
  871. if (qpti->send_marker) {
  872. marker_frob(cmd);
  873. qpti->send_marker = 0;
  874. if (NEXT_REQ_PTR(in_ptr) == out_ptr) {
  875. sbus_writew(in_ptr, qpti->qregs + MBOX4);
  876. qpti->req_in_ptr = in_ptr;
  877. goto toss_command;
  878. }
  879. cmd = (struct Command_Entry *) &qpti->req_cpu[in_ptr];
  880. in_ptr = NEXT_REQ_PTR(in_ptr);
  881. }
  882. cmd_frob(cmd, Cmnd, qpti);
  883. if ((in_ptr = load_cmd(Cmnd, cmd, qpti, in_ptr, out_ptr)) == -1)
  884. goto toss_command;
  885. update_can_queue(host, in_ptr, out_ptr);
  886. return 0;
  887. toss_command:
  888. printk(KERN_EMERG "qlogicpti%d: request queue overflow\n",
  889. qpti->qpti_id);
  890. /* Unfortunately, unless you use the new EH code, which
  891. * we don't, the midlayer will ignore the return value,
  892. * which is insane. We pick up the pieces like this.
  893. */
  894. Cmnd->result = DID_BUS_BUSY;
  895. done(Cmnd);
  896. return 1;
  897. }
  898. static int qlogicpti_return_status(struct Status_Entry *sts, int id)
  899. {
  900. int host_status = DID_ERROR;
  901. switch (sts->completion_status) {
  902. case CS_COMPLETE:
  903. host_status = DID_OK;
  904. break;
  905. case CS_INCOMPLETE:
  906. if (!(sts->state_flags & SF_GOT_BUS))
  907. host_status = DID_NO_CONNECT;
  908. else if (!(sts->state_flags & SF_GOT_TARGET))
  909. host_status = DID_BAD_TARGET;
  910. else if (!(sts->state_flags & SF_SENT_CDB))
  911. host_status = DID_ERROR;
  912. else if (!(sts->state_flags & SF_TRANSFERRED_DATA))
  913. host_status = DID_ERROR;
  914. else if (!(sts->state_flags & SF_GOT_STATUS))
  915. host_status = DID_ERROR;
  916. else if (!(sts->state_flags & SF_GOT_SENSE))
  917. host_status = DID_ERROR;
  918. break;
  919. case CS_DMA_ERROR:
  920. case CS_TRANSPORT_ERROR:
  921. host_status = DID_ERROR;
  922. break;
  923. case CS_RESET_OCCURRED:
  924. case CS_BUS_RESET:
  925. host_status = DID_RESET;
  926. break;
  927. case CS_ABORTED:
  928. host_status = DID_ABORT;
  929. break;
  930. case CS_TIMEOUT:
  931. host_status = DID_TIME_OUT;
  932. break;
  933. case CS_DATA_OVERRUN:
  934. case CS_COMMAND_OVERRUN:
  935. case CS_STATUS_OVERRUN:
  936. case CS_BAD_MESSAGE:
  937. case CS_NO_MESSAGE_OUT:
  938. case CS_EXT_ID_FAILED:
  939. case CS_IDE_MSG_FAILED:
  940. case CS_ABORT_MSG_FAILED:
  941. case CS_NOP_MSG_FAILED:
  942. case CS_PARITY_ERROR_MSG_FAILED:
  943. case CS_DEVICE_RESET_MSG_FAILED:
  944. case CS_ID_MSG_FAILED:
  945. case CS_UNEXP_BUS_FREE:
  946. host_status = DID_ERROR;
  947. break;
  948. case CS_DATA_UNDERRUN:
  949. host_status = DID_OK;
  950. break;
  951. default:
  952. printk(KERN_EMERG "qlogicpti%d: unknown completion status 0x%04x\n",
  953. id, sts->completion_status);
  954. host_status = DID_ERROR;
  955. break;
  956. }
  957. return (sts->scsi_status & STATUS_MASK) | (host_status << 16);
  958. }
  959. static struct scsi_cmnd *qlogicpti_intr_handler(struct qlogicpti *qpti)
  960. {
  961. struct scsi_cmnd *Cmnd, *done_queue = NULL;
  962. struct Status_Entry *sts;
  963. u_int in_ptr, out_ptr;
  964. if (!(sbus_readw(qpti->qregs + SBUS_STAT) & SBUS_STAT_RINT))
  965. return NULL;
  966. in_ptr = sbus_readw(qpti->qregs + MBOX5);
  967. sbus_writew(HCCTRL_CRIRQ, qpti->qregs + HCCTRL);
  968. if (sbus_readw(qpti->qregs + SBUS_SEMAPHORE) & SBUS_SEMAPHORE_LCK) {
  969. switch (sbus_readw(qpti->qregs + MBOX0)) {
  970. case ASYNC_SCSI_BUS_RESET:
  971. case EXECUTION_TIMEOUT_RESET:
  972. qpti->send_marker = 1;
  973. break;
  974. case INVALID_COMMAND:
  975. case HOST_INTERFACE_ERROR:
  976. case COMMAND_ERROR:
  977. case COMMAND_PARAM_ERROR:
  978. break;
  979. };
  980. sbus_writew(0, qpti->qregs + SBUS_SEMAPHORE);
  981. }
  982. /* This looks like a network driver! */
  983. out_ptr = qpti->res_out_ptr;
  984. while (out_ptr != in_ptr) {
  985. u_int cmd_slot;
  986. sts = (struct Status_Entry *) &qpti->res_cpu[out_ptr];
  987. out_ptr = NEXT_RES_PTR(out_ptr);
  988. /* We store an index in the handle, not the pointer in
  989. * some form. This avoids problems due to the fact
  990. * that the handle provided is only 32-bits. -DaveM
  991. */
  992. cmd_slot = sts->handle;
  993. Cmnd = qpti->cmd_slots[cmd_slot];
  994. qpti->cmd_slots[cmd_slot] = NULL;
  995. if (sts->completion_status == CS_RESET_OCCURRED ||
  996. sts->completion_status == CS_ABORTED ||
  997. (sts->status_flags & STF_BUS_RESET))
  998. qpti->send_marker = 1;
  999. if (sts->state_flags & SF_GOT_SENSE)
  1000. memcpy(Cmnd->sense_buffer, sts->req_sense_data,
  1001. SCSI_SENSE_BUFFERSIZE);
  1002. if (sts->hdr.entry_type == ENTRY_STATUS)
  1003. Cmnd->result =
  1004. qlogicpti_return_status(sts, qpti->qpti_id);
  1005. else
  1006. Cmnd->result = DID_ERROR << 16;
  1007. if (scsi_bufflen(Cmnd))
  1008. sbus_unmap_sg(qpti->sdev,
  1009. scsi_sglist(Cmnd), scsi_sg_count(Cmnd),
  1010. Cmnd->sc_data_direction);
  1011. qpti->cmd_count[Cmnd->device->id]--;
  1012. sbus_writew(out_ptr, qpti->qregs + MBOX5);
  1013. Cmnd->host_scribble = (unsigned char *) done_queue;
  1014. done_queue = Cmnd;
  1015. }
  1016. qpti->res_out_ptr = out_ptr;
  1017. return done_queue;
  1018. }
  1019. static irqreturn_t qpti_intr(int irq, void *dev_id)
  1020. {
  1021. struct qlogicpti *qpti = dev_id;
  1022. unsigned long flags;
  1023. struct scsi_cmnd *dq;
  1024. spin_lock_irqsave(qpti->qhost->host_lock, flags);
  1025. dq = qlogicpti_intr_handler(qpti);
  1026. if (dq != NULL) {
  1027. do {
  1028. struct scsi_cmnd *next;
  1029. next = (struct scsi_cmnd *) dq->host_scribble;
  1030. dq->scsi_done(dq);
  1031. dq = next;
  1032. } while (dq != NULL);
  1033. }
  1034. spin_unlock_irqrestore(qpti->qhost->host_lock, flags);
  1035. return IRQ_HANDLED;
  1036. }
  1037. static int qlogicpti_abort(struct scsi_cmnd *Cmnd)
  1038. {
  1039. u_short param[6];
  1040. struct Scsi_Host *host = Cmnd->device->host;
  1041. struct qlogicpti *qpti = (struct qlogicpti *) host->hostdata;
  1042. int return_status = SUCCESS;
  1043. u32 cmd_cookie;
  1044. int i;
  1045. printk(KERN_WARNING "qlogicpti%d: Aborting cmd for tgt[%d] lun[%d]\n",
  1046. qpti->qpti_id, (int)Cmnd->device->id, (int)Cmnd->device->lun);
  1047. qlogicpti_disable_irqs(qpti);
  1048. /* Find the 32-bit cookie we gave to the firmware for
  1049. * this command.
  1050. */
  1051. for (i = 0; i < QLOGICPTI_REQ_QUEUE_LEN + 1; i++)
  1052. if (qpti->cmd_slots[i] == Cmnd)
  1053. break;
  1054. cmd_cookie = i;
  1055. param[0] = MBOX_ABORT;
  1056. param[1] = (((u_short) Cmnd->device->id) << 8) | Cmnd->device->lun;
  1057. param[2] = cmd_cookie >> 16;
  1058. param[3] = cmd_cookie & 0xffff;
  1059. if (qlogicpti_mbox_command(qpti, param, 0) ||
  1060. (param[0] != MBOX_COMMAND_COMPLETE)) {
  1061. printk(KERN_EMERG "qlogicpti%d: scsi abort failure: %x\n",
  1062. qpti->qpti_id, param[0]);
  1063. return_status = FAILED;
  1064. }
  1065. qlogicpti_enable_irqs(qpti);
  1066. return return_status;
  1067. }
  1068. static int qlogicpti_reset(struct scsi_cmnd *Cmnd)
  1069. {
  1070. u_short param[6];
  1071. struct Scsi_Host *host = Cmnd->device->host;
  1072. struct qlogicpti *qpti = (struct qlogicpti *) host->hostdata;
  1073. int return_status = SUCCESS;
  1074. printk(KERN_WARNING "qlogicpti%d: Resetting SCSI bus!\n",
  1075. qpti->qpti_id);
  1076. qlogicpti_disable_irqs(qpti);
  1077. param[0] = MBOX_BUS_RESET;
  1078. param[1] = qpti->host_param.bus_reset_delay;
  1079. if (qlogicpti_mbox_command(qpti, param, 0) ||
  1080. (param[0] != MBOX_COMMAND_COMPLETE)) {
  1081. printk(KERN_EMERG "qlogicisp%d: scsi bus reset failure: %x\n",
  1082. qpti->qpti_id, param[0]);
  1083. return_status = FAILED;
  1084. }
  1085. qlogicpti_enable_irqs(qpti);
  1086. return return_status;
  1087. }
  1088. static struct scsi_host_template qpti_template = {
  1089. .module = THIS_MODULE,
  1090. .name = "qlogicpti",
  1091. .info = qlogicpti_info,
  1092. .queuecommand = qlogicpti_queuecommand,
  1093. .slave_configure = qlogicpti_slave_configure,
  1094. .eh_abort_handler = qlogicpti_abort,
  1095. .eh_bus_reset_handler = qlogicpti_reset,
  1096. .can_queue = QLOGICPTI_REQ_QUEUE_LEN,
  1097. .this_id = 7,
  1098. .sg_tablesize = QLOGICPTI_MAX_SG(QLOGICPTI_REQ_QUEUE_LEN),
  1099. .cmd_per_lun = 1,
  1100. .use_clustering = ENABLE_CLUSTERING,
  1101. };
  1102. static int __devinit qpti_sbus_probe(struct of_device *dev, const struct of_device_id *match)
  1103. {
  1104. static int nqptis;
  1105. struct sbus_dev *sdev = to_sbus_device(&dev->dev);
  1106. struct device_node *dp = dev->node;
  1107. struct scsi_host_template *tpnt = match->data;
  1108. struct Scsi_Host *host;
  1109. struct qlogicpti *qpti;
  1110. const char *fcode;
  1111. /* Sometimes Antares cards come up not completely
  1112. * setup, and we get a report of a zero IRQ.
  1113. */
  1114. if (sdev->irqs[0] == 0)
  1115. return -ENODEV;
  1116. host = scsi_host_alloc(tpnt, sizeof(struct qlogicpti));
  1117. if (!host)
  1118. return -ENOMEM;
  1119. qpti = (struct qlogicpti *) host->hostdata;
  1120. host->max_id = MAX_TARGETS;
  1121. qpti->qhost = host;
  1122. qpti->sdev = sdev;
  1123. qpti->qpti_id = nqptis;
  1124. qpti->prom_node = sdev->prom_node;
  1125. strcpy(qpti->prom_name, sdev->ofdev.node->name);
  1126. qpti->is_pti = strcmp(qpti->prom_name, "QLGC,isp");
  1127. if (qpti_map_regs(qpti) < 0)
  1128. goto fail_unlink;
  1129. if (qpti_register_irq(qpti) < 0)
  1130. goto fail_unmap_regs;
  1131. qpti_get_scsi_id(qpti);
  1132. qpti_get_bursts(qpti);
  1133. qpti_get_clock(qpti);
  1134. /* Clear out scsi_cmnd array. */
  1135. memset(qpti->cmd_slots, 0, sizeof(qpti->cmd_slots));
  1136. if (qpti_map_queues(qpti) < 0)
  1137. goto fail_free_irq;
  1138. /* Load the firmware. */
  1139. if (qlogicpti_load_firmware(qpti))
  1140. goto fail_unmap_queues;
  1141. if (qpti->is_pti) {
  1142. /* Check the PTI status reg. */
  1143. if (qlogicpti_verify_tmon(qpti))
  1144. goto fail_unmap_queues;
  1145. }
  1146. /* Reset the ISP and init res/req queues. */
  1147. if (qlogicpti_reset_hardware(host))
  1148. goto fail_unmap_queues;
  1149. printk("(Firmware v%d.%d.%d)", qpti->fware_majrev,
  1150. qpti->fware_minrev, qpti->fware_micrev);
  1151. fcode = of_get_property(dp, "isp-fcode", NULL);
  1152. if (fcode && fcode[0])
  1153. printk("(FCode %s)", fcode);
  1154. if (of_find_property(dp, "differential", NULL) != NULL)
  1155. qpti->differential = 1;
  1156. printk("\nqlogicpti%d: [%s Wide, using %s interface]\n",
  1157. qpti->qpti_id,
  1158. (qpti->ultra ? "Ultra" : "Fast"),
  1159. (qpti->differential ? "differential" : "single ended"));
  1160. if (scsi_add_host(host, &dev->dev)) {
  1161. printk("qlogicpti%d: Failed scsi_add_host\n", qpti->qpti_id);
  1162. goto fail_unmap_queues;
  1163. }
  1164. dev_set_drvdata(&sdev->ofdev.dev, qpti);
  1165. qpti_chain_add(qpti);
  1166. scsi_scan_host(host);
  1167. nqptis++;
  1168. return 0;
  1169. fail_unmap_queues:
  1170. #define QSIZE(entries) (((entries) + 1) * QUEUE_ENTRY_LEN)
  1171. sbus_free_consistent(qpti->sdev,
  1172. QSIZE(RES_QUEUE_LEN),
  1173. qpti->res_cpu, qpti->res_dvma);
  1174. sbus_free_consistent(qpti->sdev,
  1175. QSIZE(QLOGICPTI_REQ_QUEUE_LEN),
  1176. qpti->req_cpu, qpti->req_dvma);
  1177. #undef QSIZE
  1178. fail_unmap_regs:
  1179. sbus_iounmap(qpti->qregs,
  1180. qpti->sdev->reg_addrs[0].reg_size);
  1181. if (qpti->is_pti)
  1182. sbus_iounmap(qpti->sreg, sizeof(unsigned char));
  1183. fail_free_irq:
  1184. free_irq(qpti->irq, qpti);
  1185. fail_unlink:
  1186. scsi_host_put(host);
  1187. return -ENODEV;
  1188. }
  1189. static int __devexit qpti_sbus_remove(struct of_device *dev)
  1190. {
  1191. struct qlogicpti *qpti = dev_get_drvdata(&dev->dev);
  1192. qpti_chain_del(qpti);
  1193. scsi_remove_host(qpti->qhost);
  1194. /* Shut up the card. */
  1195. sbus_writew(0, qpti->qregs + SBUS_CTRL);
  1196. /* Free IRQ handler and unmap Qlogic,ISP and PTI status regs. */
  1197. free_irq(qpti->irq, qpti);
  1198. #define QSIZE(entries) (((entries) + 1) * QUEUE_ENTRY_LEN)
  1199. sbus_free_consistent(qpti->sdev,
  1200. QSIZE(RES_QUEUE_LEN),
  1201. qpti->res_cpu, qpti->res_dvma);
  1202. sbus_free_consistent(qpti->sdev,
  1203. QSIZE(QLOGICPTI_REQ_QUEUE_LEN),
  1204. qpti->req_cpu, qpti->req_dvma);
  1205. #undef QSIZE
  1206. sbus_iounmap(qpti->qregs, qpti->sdev->reg_addrs[0].reg_size);
  1207. if (qpti->is_pti)
  1208. sbus_iounmap(qpti->sreg, sizeof(unsigned char));
  1209. scsi_host_put(qpti->qhost);
  1210. return 0;
  1211. }
  1212. static struct of_device_id qpti_match[] = {
  1213. {
  1214. .name = "ptisp",
  1215. .data = &qpti_template,
  1216. },
  1217. {
  1218. .name = "PTI,ptisp",
  1219. .data = &qpti_template,
  1220. },
  1221. {
  1222. .name = "QLGC,isp",
  1223. .data = &qpti_template,
  1224. },
  1225. {
  1226. .name = "SUNW,isp",
  1227. .data = &qpti_template,
  1228. },
  1229. {},
  1230. };
  1231. MODULE_DEVICE_TABLE(of, qpti_match);
  1232. static struct of_platform_driver qpti_sbus_driver = {
  1233. .name = "qpti",
  1234. .match_table = qpti_match,
  1235. .probe = qpti_sbus_probe,
  1236. .remove = __devexit_p(qpti_sbus_remove),
  1237. };
  1238. static int __init qpti_init(void)
  1239. {
  1240. return of_register_driver(&qpti_sbus_driver, &sbus_bus_type);
  1241. }
  1242. static void __exit qpti_exit(void)
  1243. {
  1244. of_unregister_driver(&qpti_sbus_driver);
  1245. }
  1246. MODULE_DESCRIPTION("QlogicISP SBUS driver");
  1247. MODULE_AUTHOR("David S. Miller (davem@davemloft.net)");
  1248. MODULE_LICENSE("GPL");
  1249. MODULE_VERSION("2.0");
  1250. module_init(qpti_init);
  1251. module_exit(qpti_exit);