qla_dbg.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2008 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include "qla_def.h"
  8. #include <linux/delay.h>
  9. static inline void
  10. qla2xxx_prep_dump(scsi_qla_host_t *ha, struct qla2xxx_fw_dump *fw_dump)
  11. {
  12. fw_dump->fw_major_version = htonl(ha->fw_major_version);
  13. fw_dump->fw_minor_version = htonl(ha->fw_minor_version);
  14. fw_dump->fw_subminor_version = htonl(ha->fw_subminor_version);
  15. fw_dump->fw_attributes = htonl(ha->fw_attributes);
  16. fw_dump->vendor = htonl(ha->pdev->vendor);
  17. fw_dump->device = htonl(ha->pdev->device);
  18. fw_dump->subsystem_vendor = htonl(ha->pdev->subsystem_vendor);
  19. fw_dump->subsystem_device = htonl(ha->pdev->subsystem_device);
  20. }
  21. static inline void *
  22. qla2xxx_copy_queues(scsi_qla_host_t *ha, void *ptr)
  23. {
  24. /* Request queue. */
  25. memcpy(ptr, ha->request_ring, ha->request_q_length *
  26. sizeof(request_t));
  27. /* Response queue. */
  28. ptr += ha->request_q_length * sizeof(request_t);
  29. memcpy(ptr, ha->response_ring, ha->response_q_length *
  30. sizeof(response_t));
  31. return ptr + (ha->response_q_length * sizeof(response_t));
  32. }
  33. static int
  34. qla24xx_dump_ram(scsi_qla_host_t *ha, uint32_t addr, uint32_t *ram,
  35. uint32_t ram_dwords, void **nxt)
  36. {
  37. int rval;
  38. uint32_t cnt, stat, timer, dwords, idx;
  39. uint16_t mb0;
  40. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  41. dma_addr_t dump_dma = ha->gid_list_dma;
  42. uint32_t *dump = (uint32_t *)ha->gid_list;
  43. rval = QLA_SUCCESS;
  44. mb0 = 0;
  45. WRT_REG_WORD(&reg->mailbox0, MBC_DUMP_RISC_RAM_EXTENDED);
  46. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  47. dwords = GID_LIST_SIZE / 4;
  48. for (cnt = 0; cnt < ram_dwords && rval == QLA_SUCCESS;
  49. cnt += dwords, addr += dwords) {
  50. if (cnt + dwords > ram_dwords)
  51. dwords = ram_dwords - cnt;
  52. WRT_REG_WORD(&reg->mailbox1, LSW(addr));
  53. WRT_REG_WORD(&reg->mailbox8, MSW(addr));
  54. WRT_REG_WORD(&reg->mailbox2, MSW(dump_dma));
  55. WRT_REG_WORD(&reg->mailbox3, LSW(dump_dma));
  56. WRT_REG_WORD(&reg->mailbox6, MSW(MSD(dump_dma)));
  57. WRT_REG_WORD(&reg->mailbox7, LSW(MSD(dump_dma)));
  58. WRT_REG_WORD(&reg->mailbox4, MSW(dwords));
  59. WRT_REG_WORD(&reg->mailbox5, LSW(dwords));
  60. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  61. for (timer = 6000000; timer; timer--) {
  62. /* Check for pending interrupts. */
  63. stat = RD_REG_DWORD(&reg->host_status);
  64. if (stat & HSRX_RISC_INT) {
  65. stat &= 0xff;
  66. if (stat == 0x1 || stat == 0x2 ||
  67. stat == 0x10 || stat == 0x11) {
  68. set_bit(MBX_INTERRUPT,
  69. &ha->mbx_cmd_flags);
  70. mb0 = RD_REG_WORD(&reg->mailbox0);
  71. WRT_REG_DWORD(&reg->hccr,
  72. HCCRX_CLR_RISC_INT);
  73. RD_REG_DWORD(&reg->hccr);
  74. break;
  75. }
  76. /* Clear this intr; it wasn't a mailbox intr */
  77. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  78. RD_REG_DWORD(&reg->hccr);
  79. }
  80. udelay(5);
  81. }
  82. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  83. rval = mb0 & MBS_MASK;
  84. for (idx = 0; idx < dwords; idx++)
  85. ram[cnt + idx] = swab32(dump[idx]);
  86. } else {
  87. rval = QLA_FUNCTION_FAILED;
  88. }
  89. }
  90. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  91. return rval;
  92. }
  93. static int
  94. qla24xx_dump_memory(scsi_qla_host_t *ha, uint32_t *code_ram,
  95. uint32_t cram_size, void **nxt)
  96. {
  97. int rval;
  98. /* Code RAM. */
  99. rval = qla24xx_dump_ram(ha, 0x20000, code_ram, cram_size / 4, nxt);
  100. if (rval != QLA_SUCCESS)
  101. return rval;
  102. /* External Memory. */
  103. return qla24xx_dump_ram(ha, 0x100000, *nxt,
  104. ha->fw_memory_size - 0x100000 + 1, nxt);
  105. }
  106. static uint32_t *
  107. qla24xx_read_window(struct device_reg_24xx __iomem *reg, uint32_t iobase,
  108. uint32_t count, uint32_t *buf)
  109. {
  110. uint32_t __iomem *dmp_reg;
  111. WRT_REG_DWORD(&reg->iobase_addr, iobase);
  112. dmp_reg = &reg->iobase_window;
  113. while (count--)
  114. *buf++ = htonl(RD_REG_DWORD(dmp_reg++));
  115. return buf;
  116. }
  117. static inline int
  118. qla24xx_pause_risc(struct device_reg_24xx __iomem *reg)
  119. {
  120. int rval = QLA_SUCCESS;
  121. uint32_t cnt;
  122. if (RD_REG_DWORD(&reg->hccr) & HCCRX_RISC_PAUSE)
  123. return rval;
  124. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_PAUSE);
  125. for (cnt = 30000; (RD_REG_DWORD(&reg->hccr) & HCCRX_RISC_PAUSE) == 0 &&
  126. rval == QLA_SUCCESS; cnt--) {
  127. if (cnt)
  128. udelay(100);
  129. else
  130. rval = QLA_FUNCTION_TIMEOUT;
  131. }
  132. return rval;
  133. }
  134. static int
  135. qla24xx_soft_reset(scsi_qla_host_t *ha)
  136. {
  137. int rval = QLA_SUCCESS;
  138. uint32_t cnt;
  139. uint16_t mb0, wd;
  140. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  141. /* Reset RISC. */
  142. WRT_REG_DWORD(&reg->ctrl_status, CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  143. for (cnt = 0; cnt < 30000; cnt++) {
  144. if ((RD_REG_DWORD(&reg->ctrl_status) & CSRX_DMA_ACTIVE) == 0)
  145. break;
  146. udelay(10);
  147. }
  148. WRT_REG_DWORD(&reg->ctrl_status,
  149. CSRX_ISP_SOFT_RESET|CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  150. pci_read_config_word(ha->pdev, PCI_COMMAND, &wd);
  151. udelay(100);
  152. /* Wait for firmware to complete NVRAM accesses. */
  153. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  154. for (cnt = 10000 ; cnt && mb0; cnt--) {
  155. udelay(5);
  156. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  157. barrier();
  158. }
  159. /* Wait for soft-reset to complete. */
  160. for (cnt = 0; cnt < 30000; cnt++) {
  161. if ((RD_REG_DWORD(&reg->ctrl_status) &
  162. CSRX_ISP_SOFT_RESET) == 0)
  163. break;
  164. udelay(10);
  165. }
  166. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  167. RD_REG_DWORD(&reg->hccr); /* PCI Posting. */
  168. for (cnt = 30000; RD_REG_WORD(&reg->mailbox0) != 0 &&
  169. rval == QLA_SUCCESS; cnt--) {
  170. if (cnt)
  171. udelay(100);
  172. else
  173. rval = QLA_FUNCTION_TIMEOUT;
  174. }
  175. return rval;
  176. }
  177. static int
  178. qla2xxx_dump_ram(scsi_qla_host_t *ha, uint32_t addr, uint16_t *ram,
  179. uint32_t ram_words, void **nxt)
  180. {
  181. int rval;
  182. uint32_t cnt, stat, timer, words, idx;
  183. uint16_t mb0;
  184. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  185. dma_addr_t dump_dma = ha->gid_list_dma;
  186. uint16_t *dump = (uint16_t *)ha->gid_list;
  187. rval = QLA_SUCCESS;
  188. mb0 = 0;
  189. WRT_MAILBOX_REG(ha, reg, 0, MBC_DUMP_RISC_RAM_EXTENDED);
  190. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  191. words = GID_LIST_SIZE / 2;
  192. for (cnt = 0; cnt < ram_words && rval == QLA_SUCCESS;
  193. cnt += words, addr += words) {
  194. if (cnt + words > ram_words)
  195. words = ram_words - cnt;
  196. WRT_MAILBOX_REG(ha, reg, 1, LSW(addr));
  197. WRT_MAILBOX_REG(ha, reg, 8, MSW(addr));
  198. WRT_MAILBOX_REG(ha, reg, 2, MSW(dump_dma));
  199. WRT_MAILBOX_REG(ha, reg, 3, LSW(dump_dma));
  200. WRT_MAILBOX_REG(ha, reg, 6, MSW(MSD(dump_dma)));
  201. WRT_MAILBOX_REG(ha, reg, 7, LSW(MSD(dump_dma)));
  202. WRT_MAILBOX_REG(ha, reg, 4, words);
  203. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  204. for (timer = 6000000; timer; timer--) {
  205. /* Check for pending interrupts. */
  206. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  207. if (stat & HSR_RISC_INT) {
  208. stat &= 0xff;
  209. if (stat == 0x1 || stat == 0x2) {
  210. set_bit(MBX_INTERRUPT,
  211. &ha->mbx_cmd_flags);
  212. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  213. /* Release mailbox registers. */
  214. WRT_REG_WORD(&reg->semaphore, 0);
  215. WRT_REG_WORD(&reg->hccr,
  216. HCCR_CLR_RISC_INT);
  217. RD_REG_WORD(&reg->hccr);
  218. break;
  219. } else if (stat == 0x10 || stat == 0x11) {
  220. set_bit(MBX_INTERRUPT,
  221. &ha->mbx_cmd_flags);
  222. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  223. WRT_REG_WORD(&reg->hccr,
  224. HCCR_CLR_RISC_INT);
  225. RD_REG_WORD(&reg->hccr);
  226. break;
  227. }
  228. /* clear this intr; it wasn't a mailbox intr */
  229. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  230. RD_REG_WORD(&reg->hccr);
  231. }
  232. udelay(5);
  233. }
  234. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  235. rval = mb0 & MBS_MASK;
  236. for (idx = 0; idx < words; idx++)
  237. ram[cnt + idx] = swab16(dump[idx]);
  238. } else {
  239. rval = QLA_FUNCTION_FAILED;
  240. }
  241. }
  242. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  243. return rval;
  244. }
  245. static inline void
  246. qla2xxx_read_window(struct device_reg_2xxx __iomem *reg, uint32_t count,
  247. uint16_t *buf)
  248. {
  249. uint16_t __iomem *dmp_reg = &reg->u.isp2300.fb_cmd;
  250. while (count--)
  251. *buf++ = htons(RD_REG_WORD(dmp_reg++));
  252. }
  253. /**
  254. * qla2300_fw_dump() - Dumps binary data from the 2300 firmware.
  255. * @ha: HA context
  256. * @hardware_locked: Called with the hardware_lock
  257. */
  258. void
  259. qla2300_fw_dump(scsi_qla_host_t *ha, int hardware_locked)
  260. {
  261. int rval;
  262. uint32_t cnt;
  263. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  264. uint16_t __iomem *dmp_reg;
  265. unsigned long flags;
  266. struct qla2300_fw_dump *fw;
  267. void *nxt;
  268. flags = 0;
  269. if (!hardware_locked)
  270. spin_lock_irqsave(&ha->hardware_lock, flags);
  271. if (!ha->fw_dump) {
  272. qla_printk(KERN_WARNING, ha,
  273. "No buffer available for dump!!!\n");
  274. goto qla2300_fw_dump_failed;
  275. }
  276. if (ha->fw_dumped) {
  277. qla_printk(KERN_WARNING, ha,
  278. "Firmware has been previously dumped (%p) -- ignoring "
  279. "request...\n", ha->fw_dump);
  280. goto qla2300_fw_dump_failed;
  281. }
  282. fw = &ha->fw_dump->isp.isp23;
  283. qla2xxx_prep_dump(ha, ha->fw_dump);
  284. rval = QLA_SUCCESS;
  285. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  286. /* Pause RISC. */
  287. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  288. if (IS_QLA2300(ha)) {
  289. for (cnt = 30000;
  290. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  291. rval == QLA_SUCCESS; cnt--) {
  292. if (cnt)
  293. udelay(100);
  294. else
  295. rval = QLA_FUNCTION_TIMEOUT;
  296. }
  297. } else {
  298. RD_REG_WORD(&reg->hccr); /* PCI Posting. */
  299. udelay(10);
  300. }
  301. if (rval == QLA_SUCCESS) {
  302. dmp_reg = &reg->flash_address;
  303. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  304. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  305. dmp_reg = &reg->u.isp2300.req_q_in;
  306. for (cnt = 0; cnt < sizeof(fw->risc_host_reg) / 2; cnt++)
  307. fw->risc_host_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  308. dmp_reg = &reg->u.isp2300.mailbox0;
  309. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  310. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  311. WRT_REG_WORD(&reg->ctrl_status, 0x40);
  312. qla2xxx_read_window(reg, 32, fw->resp_dma_reg);
  313. WRT_REG_WORD(&reg->ctrl_status, 0x50);
  314. qla2xxx_read_window(reg, 48, fw->dma_reg);
  315. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  316. dmp_reg = &reg->risc_hw;
  317. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  318. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  319. WRT_REG_WORD(&reg->pcr, 0x2000);
  320. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  321. WRT_REG_WORD(&reg->pcr, 0x2200);
  322. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  323. WRT_REG_WORD(&reg->pcr, 0x2400);
  324. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  325. WRT_REG_WORD(&reg->pcr, 0x2600);
  326. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  327. WRT_REG_WORD(&reg->pcr, 0x2800);
  328. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  329. WRT_REG_WORD(&reg->pcr, 0x2A00);
  330. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  331. WRT_REG_WORD(&reg->pcr, 0x2C00);
  332. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  333. WRT_REG_WORD(&reg->pcr, 0x2E00);
  334. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  335. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  336. qla2xxx_read_window(reg, 64, fw->frame_buf_hdw_reg);
  337. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  338. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  339. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  340. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  341. /* Reset RISC. */
  342. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  343. for (cnt = 0; cnt < 30000; cnt++) {
  344. if ((RD_REG_WORD(&reg->ctrl_status) &
  345. CSR_ISP_SOFT_RESET) == 0)
  346. break;
  347. udelay(10);
  348. }
  349. }
  350. if (!IS_QLA2300(ha)) {
  351. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  352. rval == QLA_SUCCESS; cnt--) {
  353. if (cnt)
  354. udelay(100);
  355. else
  356. rval = QLA_FUNCTION_TIMEOUT;
  357. }
  358. }
  359. /* Get RISC SRAM. */
  360. if (rval == QLA_SUCCESS)
  361. rval = qla2xxx_dump_ram(ha, 0x800, fw->risc_ram,
  362. sizeof(fw->risc_ram) / 2, &nxt);
  363. /* Get stack SRAM. */
  364. if (rval == QLA_SUCCESS)
  365. rval = qla2xxx_dump_ram(ha, 0x10000, fw->stack_ram,
  366. sizeof(fw->stack_ram) / 2, &nxt);
  367. /* Get data SRAM. */
  368. if (rval == QLA_SUCCESS)
  369. rval = qla2xxx_dump_ram(ha, 0x11000, fw->data_ram,
  370. ha->fw_memory_size - 0x11000 + 1, &nxt);
  371. if (rval == QLA_SUCCESS)
  372. qla2xxx_copy_queues(ha, nxt);
  373. if (rval != QLA_SUCCESS) {
  374. qla_printk(KERN_WARNING, ha,
  375. "Failed to dump firmware (%x)!!!\n", rval);
  376. ha->fw_dumped = 0;
  377. } else {
  378. qla_printk(KERN_INFO, ha,
  379. "Firmware dump saved to temp buffer (%ld/%p).\n",
  380. ha->host_no, ha->fw_dump);
  381. ha->fw_dumped = 1;
  382. }
  383. qla2300_fw_dump_failed:
  384. if (!hardware_locked)
  385. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  386. }
  387. /**
  388. * qla2100_fw_dump() - Dumps binary data from the 2100/2200 firmware.
  389. * @ha: HA context
  390. * @hardware_locked: Called with the hardware_lock
  391. */
  392. void
  393. qla2100_fw_dump(scsi_qla_host_t *ha, int hardware_locked)
  394. {
  395. int rval;
  396. uint32_t cnt, timer;
  397. uint16_t risc_address;
  398. uint16_t mb0, mb2;
  399. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  400. uint16_t __iomem *dmp_reg;
  401. unsigned long flags;
  402. struct qla2100_fw_dump *fw;
  403. risc_address = 0;
  404. mb0 = mb2 = 0;
  405. flags = 0;
  406. if (!hardware_locked)
  407. spin_lock_irqsave(&ha->hardware_lock, flags);
  408. if (!ha->fw_dump) {
  409. qla_printk(KERN_WARNING, ha,
  410. "No buffer available for dump!!!\n");
  411. goto qla2100_fw_dump_failed;
  412. }
  413. if (ha->fw_dumped) {
  414. qla_printk(KERN_WARNING, ha,
  415. "Firmware has been previously dumped (%p) -- ignoring "
  416. "request...\n", ha->fw_dump);
  417. goto qla2100_fw_dump_failed;
  418. }
  419. fw = &ha->fw_dump->isp.isp21;
  420. qla2xxx_prep_dump(ha, ha->fw_dump);
  421. rval = QLA_SUCCESS;
  422. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  423. /* Pause RISC. */
  424. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  425. for (cnt = 30000; (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  426. rval == QLA_SUCCESS; cnt--) {
  427. if (cnt)
  428. udelay(100);
  429. else
  430. rval = QLA_FUNCTION_TIMEOUT;
  431. }
  432. if (rval == QLA_SUCCESS) {
  433. dmp_reg = &reg->flash_address;
  434. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  435. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  436. dmp_reg = &reg->u.isp2100.mailbox0;
  437. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  438. if (cnt == 8)
  439. dmp_reg = &reg->u_end.isp2200.mailbox8;
  440. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  441. }
  442. dmp_reg = &reg->u.isp2100.unused_2[0];
  443. for (cnt = 0; cnt < sizeof(fw->dma_reg) / 2; cnt++)
  444. fw->dma_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  445. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  446. dmp_reg = &reg->risc_hw;
  447. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  448. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  449. WRT_REG_WORD(&reg->pcr, 0x2000);
  450. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  451. WRT_REG_WORD(&reg->pcr, 0x2100);
  452. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  453. WRT_REG_WORD(&reg->pcr, 0x2200);
  454. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  455. WRT_REG_WORD(&reg->pcr, 0x2300);
  456. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  457. WRT_REG_WORD(&reg->pcr, 0x2400);
  458. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  459. WRT_REG_WORD(&reg->pcr, 0x2500);
  460. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  461. WRT_REG_WORD(&reg->pcr, 0x2600);
  462. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  463. WRT_REG_WORD(&reg->pcr, 0x2700);
  464. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  465. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  466. qla2xxx_read_window(reg, 16, fw->frame_buf_hdw_reg);
  467. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  468. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  469. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  470. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  471. /* Reset the ISP. */
  472. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  473. }
  474. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  475. rval == QLA_SUCCESS; cnt--) {
  476. if (cnt)
  477. udelay(100);
  478. else
  479. rval = QLA_FUNCTION_TIMEOUT;
  480. }
  481. /* Pause RISC. */
  482. if (rval == QLA_SUCCESS && (IS_QLA2200(ha) || (IS_QLA2100(ha) &&
  483. (RD_REG_WORD(&reg->mctr) & (BIT_1 | BIT_0)) != 0))) {
  484. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  485. for (cnt = 30000;
  486. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  487. rval == QLA_SUCCESS; cnt--) {
  488. if (cnt)
  489. udelay(100);
  490. else
  491. rval = QLA_FUNCTION_TIMEOUT;
  492. }
  493. if (rval == QLA_SUCCESS) {
  494. /* Set memory configuration and timing. */
  495. if (IS_QLA2100(ha))
  496. WRT_REG_WORD(&reg->mctr, 0xf1);
  497. else
  498. WRT_REG_WORD(&reg->mctr, 0xf2);
  499. RD_REG_WORD(&reg->mctr); /* PCI Posting. */
  500. /* Release RISC. */
  501. WRT_REG_WORD(&reg->hccr, HCCR_RELEASE_RISC);
  502. }
  503. }
  504. if (rval == QLA_SUCCESS) {
  505. /* Get RISC SRAM. */
  506. risc_address = 0x1000;
  507. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_WORD);
  508. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  509. }
  510. for (cnt = 0; cnt < sizeof(fw->risc_ram) / 2 && rval == QLA_SUCCESS;
  511. cnt++, risc_address++) {
  512. WRT_MAILBOX_REG(ha, reg, 1, risc_address);
  513. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  514. for (timer = 6000000; timer != 0; timer--) {
  515. /* Check for pending interrupts. */
  516. if (RD_REG_WORD(&reg->istatus) & ISR_RISC_INT) {
  517. if (RD_REG_WORD(&reg->semaphore) & BIT_0) {
  518. set_bit(MBX_INTERRUPT,
  519. &ha->mbx_cmd_flags);
  520. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  521. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  522. WRT_REG_WORD(&reg->semaphore, 0);
  523. WRT_REG_WORD(&reg->hccr,
  524. HCCR_CLR_RISC_INT);
  525. RD_REG_WORD(&reg->hccr);
  526. break;
  527. }
  528. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  529. RD_REG_WORD(&reg->hccr);
  530. }
  531. udelay(5);
  532. }
  533. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  534. rval = mb0 & MBS_MASK;
  535. fw->risc_ram[cnt] = htons(mb2);
  536. } else {
  537. rval = QLA_FUNCTION_FAILED;
  538. }
  539. }
  540. if (rval == QLA_SUCCESS)
  541. qla2xxx_copy_queues(ha, &fw->risc_ram[cnt]);
  542. if (rval != QLA_SUCCESS) {
  543. qla_printk(KERN_WARNING, ha,
  544. "Failed to dump firmware (%x)!!!\n", rval);
  545. ha->fw_dumped = 0;
  546. } else {
  547. qla_printk(KERN_INFO, ha,
  548. "Firmware dump saved to temp buffer (%ld/%p).\n",
  549. ha->host_no, ha->fw_dump);
  550. ha->fw_dumped = 1;
  551. }
  552. qla2100_fw_dump_failed:
  553. if (!hardware_locked)
  554. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  555. }
  556. void
  557. qla24xx_fw_dump(scsi_qla_host_t *ha, int hardware_locked)
  558. {
  559. int rval;
  560. uint32_t cnt;
  561. uint32_t risc_address;
  562. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  563. uint32_t __iomem *dmp_reg;
  564. uint32_t *iter_reg;
  565. uint16_t __iomem *mbx_reg;
  566. unsigned long flags;
  567. struct qla24xx_fw_dump *fw;
  568. uint32_t ext_mem_cnt;
  569. void *nxt;
  570. risc_address = ext_mem_cnt = 0;
  571. flags = 0;
  572. if (!hardware_locked)
  573. spin_lock_irqsave(&ha->hardware_lock, flags);
  574. if (!ha->fw_dump) {
  575. qla_printk(KERN_WARNING, ha,
  576. "No buffer available for dump!!!\n");
  577. goto qla24xx_fw_dump_failed;
  578. }
  579. if (ha->fw_dumped) {
  580. qla_printk(KERN_WARNING, ha,
  581. "Firmware has been previously dumped (%p) -- ignoring "
  582. "request...\n", ha->fw_dump);
  583. goto qla24xx_fw_dump_failed;
  584. }
  585. fw = &ha->fw_dump->isp.isp24;
  586. qla2xxx_prep_dump(ha, ha->fw_dump);
  587. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  588. /* Pause RISC. */
  589. rval = qla24xx_pause_risc(reg);
  590. if (rval != QLA_SUCCESS)
  591. goto qla24xx_fw_dump_failed_0;
  592. /* Host interface registers. */
  593. dmp_reg = &reg->flash_addr;
  594. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  595. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  596. /* Disable interrupts. */
  597. WRT_REG_DWORD(&reg->ictrl, 0);
  598. RD_REG_DWORD(&reg->ictrl);
  599. /* Shadow registers. */
  600. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  601. RD_REG_DWORD(&reg->iobase_addr);
  602. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  603. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  604. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  605. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  606. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  607. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  608. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  609. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  610. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  611. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  612. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  613. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  614. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  615. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  616. /* Mailbox registers. */
  617. mbx_reg = &reg->mailbox0;
  618. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  619. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  620. /* Transfer sequence registers. */
  621. iter_reg = fw->xseq_gp_reg;
  622. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  623. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  624. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  625. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  626. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  627. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  628. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  629. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  630. qla24xx_read_window(reg, 0xBFE0, 16, fw->xseq_0_reg);
  631. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  632. /* Receive sequence registers. */
  633. iter_reg = fw->rseq_gp_reg;
  634. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  635. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  636. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  637. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  638. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  639. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  640. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  641. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  642. qla24xx_read_window(reg, 0xFFD0, 16, fw->rseq_0_reg);
  643. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  644. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  645. /* Command DMA registers. */
  646. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  647. /* Queues. */
  648. iter_reg = fw->req0_dma_reg;
  649. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  650. dmp_reg = &reg->iobase_q;
  651. for (cnt = 0; cnt < 7; cnt++)
  652. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  653. iter_reg = fw->resp0_dma_reg;
  654. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  655. dmp_reg = &reg->iobase_q;
  656. for (cnt = 0; cnt < 7; cnt++)
  657. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  658. iter_reg = fw->req1_dma_reg;
  659. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  660. dmp_reg = &reg->iobase_q;
  661. for (cnt = 0; cnt < 7; cnt++)
  662. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  663. /* Transmit DMA registers. */
  664. iter_reg = fw->xmt0_dma_reg;
  665. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  666. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  667. iter_reg = fw->xmt1_dma_reg;
  668. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  669. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  670. iter_reg = fw->xmt2_dma_reg;
  671. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  672. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  673. iter_reg = fw->xmt3_dma_reg;
  674. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  675. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  676. iter_reg = fw->xmt4_dma_reg;
  677. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  678. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  679. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  680. /* Receive DMA registers. */
  681. iter_reg = fw->rcvt0_data_dma_reg;
  682. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  683. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  684. iter_reg = fw->rcvt1_data_dma_reg;
  685. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  686. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  687. /* RISC registers. */
  688. iter_reg = fw->risc_gp_reg;
  689. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  690. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  691. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  692. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  693. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  694. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  695. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  696. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  697. /* Local memory controller registers. */
  698. iter_reg = fw->lmc_reg;
  699. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  700. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  701. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  702. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  703. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  704. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  705. qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  706. /* Fibre Protocol Module registers. */
  707. iter_reg = fw->fpm_hdw_reg;
  708. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  709. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  710. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  711. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  712. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  713. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  714. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  715. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  716. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  717. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  718. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  719. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  720. /* Frame Buffer registers. */
  721. iter_reg = fw->fb_hdw_reg;
  722. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  723. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  724. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  725. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  726. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  727. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  728. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  729. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  730. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  731. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  732. qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  733. rval = qla24xx_soft_reset(ha);
  734. if (rval != QLA_SUCCESS)
  735. goto qla24xx_fw_dump_failed_0;
  736. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  737. &nxt);
  738. if (rval != QLA_SUCCESS)
  739. goto qla24xx_fw_dump_failed_0;
  740. nxt = qla2xxx_copy_queues(ha, nxt);
  741. if (ha->eft)
  742. memcpy(nxt, ha->eft, ntohl(ha->fw_dump->eft_size));
  743. qla24xx_fw_dump_failed_0:
  744. if (rval != QLA_SUCCESS) {
  745. qla_printk(KERN_WARNING, ha,
  746. "Failed to dump firmware (%x)!!!\n", rval);
  747. ha->fw_dumped = 0;
  748. } else {
  749. qla_printk(KERN_INFO, ha,
  750. "Firmware dump saved to temp buffer (%ld/%p).\n",
  751. ha->host_no, ha->fw_dump);
  752. ha->fw_dumped = 1;
  753. }
  754. qla24xx_fw_dump_failed:
  755. if (!hardware_locked)
  756. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  757. }
  758. void
  759. qla25xx_fw_dump(scsi_qla_host_t *ha, int hardware_locked)
  760. {
  761. int rval;
  762. uint32_t cnt;
  763. uint32_t risc_address;
  764. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  765. uint32_t __iomem *dmp_reg;
  766. uint32_t *iter_reg;
  767. uint16_t __iomem *mbx_reg;
  768. unsigned long flags;
  769. struct qla25xx_fw_dump *fw;
  770. uint32_t ext_mem_cnt;
  771. void *nxt;
  772. struct qla2xxx_fce_chain *fcec;
  773. risc_address = ext_mem_cnt = 0;
  774. flags = 0;
  775. if (!hardware_locked)
  776. spin_lock_irqsave(&ha->hardware_lock, flags);
  777. if (!ha->fw_dump) {
  778. qla_printk(KERN_WARNING, ha,
  779. "No buffer available for dump!!!\n");
  780. goto qla25xx_fw_dump_failed;
  781. }
  782. if (ha->fw_dumped) {
  783. qla_printk(KERN_WARNING, ha,
  784. "Firmware has been previously dumped (%p) -- ignoring "
  785. "request...\n", ha->fw_dump);
  786. goto qla25xx_fw_dump_failed;
  787. }
  788. fw = &ha->fw_dump->isp.isp25;
  789. qla2xxx_prep_dump(ha, ha->fw_dump);
  790. ha->fw_dump->version = __constant_htonl(2);
  791. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  792. /* Pause RISC. */
  793. rval = qla24xx_pause_risc(reg);
  794. if (rval != QLA_SUCCESS)
  795. goto qla25xx_fw_dump_failed_0;
  796. /* Host/Risc registers. */
  797. iter_reg = fw->host_risc_reg;
  798. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  799. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  800. /* PCIe registers. */
  801. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  802. RD_REG_DWORD(&reg->iobase_addr);
  803. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  804. dmp_reg = &reg->iobase_c4;
  805. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  806. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  807. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  808. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  809. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  810. RD_REG_DWORD(&reg->iobase_window);
  811. /* Host interface registers. */
  812. dmp_reg = &reg->flash_addr;
  813. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  814. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  815. /* Disable interrupts. */
  816. WRT_REG_DWORD(&reg->ictrl, 0);
  817. RD_REG_DWORD(&reg->ictrl);
  818. /* Shadow registers. */
  819. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  820. RD_REG_DWORD(&reg->iobase_addr);
  821. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  822. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  823. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  824. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  825. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  826. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  827. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  828. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  829. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  830. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  831. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  832. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  833. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  834. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  835. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  836. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  837. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  838. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  839. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  840. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  841. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  842. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  843. /* RISC I/O register. */
  844. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  845. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  846. /* Mailbox registers. */
  847. mbx_reg = &reg->mailbox0;
  848. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  849. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  850. /* Transfer sequence registers. */
  851. iter_reg = fw->xseq_gp_reg;
  852. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  853. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  854. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  855. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  856. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  857. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  858. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  859. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  860. iter_reg = fw->xseq_0_reg;
  861. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  862. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  863. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  864. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  865. /* Receive sequence registers. */
  866. iter_reg = fw->rseq_gp_reg;
  867. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  868. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  869. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  870. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  871. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  872. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  873. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  874. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  875. iter_reg = fw->rseq_0_reg;
  876. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  877. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  878. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  879. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  880. /* Auxiliary sequence registers. */
  881. iter_reg = fw->aseq_gp_reg;
  882. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  883. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  884. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  885. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  886. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  887. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  888. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  889. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  890. iter_reg = fw->aseq_0_reg;
  891. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  892. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  893. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  894. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  895. /* Command DMA registers. */
  896. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  897. /* Queues. */
  898. iter_reg = fw->req0_dma_reg;
  899. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  900. dmp_reg = &reg->iobase_q;
  901. for (cnt = 0; cnt < 7; cnt++)
  902. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  903. iter_reg = fw->resp0_dma_reg;
  904. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  905. dmp_reg = &reg->iobase_q;
  906. for (cnt = 0; cnt < 7; cnt++)
  907. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  908. iter_reg = fw->req1_dma_reg;
  909. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  910. dmp_reg = &reg->iobase_q;
  911. for (cnt = 0; cnt < 7; cnt++)
  912. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  913. /* Transmit DMA registers. */
  914. iter_reg = fw->xmt0_dma_reg;
  915. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  916. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  917. iter_reg = fw->xmt1_dma_reg;
  918. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  919. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  920. iter_reg = fw->xmt2_dma_reg;
  921. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  922. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  923. iter_reg = fw->xmt3_dma_reg;
  924. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  925. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  926. iter_reg = fw->xmt4_dma_reg;
  927. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  928. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  929. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  930. /* Receive DMA registers. */
  931. iter_reg = fw->rcvt0_data_dma_reg;
  932. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  933. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  934. iter_reg = fw->rcvt1_data_dma_reg;
  935. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  936. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  937. /* RISC registers. */
  938. iter_reg = fw->risc_gp_reg;
  939. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  940. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  941. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  942. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  943. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  944. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  945. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  946. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  947. /* Local memory controller registers. */
  948. iter_reg = fw->lmc_reg;
  949. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  950. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  951. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  952. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  953. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  954. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  955. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  956. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  957. /* Fibre Protocol Module registers. */
  958. iter_reg = fw->fpm_hdw_reg;
  959. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  960. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  961. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  962. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  963. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  964. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  965. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  966. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  967. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  968. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  969. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  970. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  971. /* Frame Buffer registers. */
  972. iter_reg = fw->fb_hdw_reg;
  973. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  974. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  975. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  976. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  977. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  978. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  979. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  980. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  981. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  982. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  983. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  984. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  985. rval = qla24xx_soft_reset(ha);
  986. if (rval != QLA_SUCCESS)
  987. goto qla25xx_fw_dump_failed_0;
  988. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  989. &nxt);
  990. if (rval != QLA_SUCCESS)
  991. goto qla25xx_fw_dump_failed_0;
  992. /* Fibre Channel Trace Buffer. */
  993. nxt = qla2xxx_copy_queues(ha, nxt);
  994. if (ha->eft)
  995. memcpy(nxt, ha->eft, ntohl(ha->fw_dump->eft_size));
  996. /* Fibre Channel Event Buffer. */
  997. if (!ha->fce)
  998. goto qla25xx_fw_dump_failed_0;
  999. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1000. fcec = nxt + ntohl(ha->fw_dump->eft_size);
  1001. fcec->type = __constant_htonl(DUMP_CHAIN_FCE | DUMP_CHAIN_LAST);
  1002. fcec->chain_size = htonl(sizeof(struct qla2xxx_fce_chain) +
  1003. fce_calc_size(ha->fce_bufs));
  1004. fcec->size = htonl(fce_calc_size(ha->fce_bufs));
  1005. fcec->addr_l = htonl(LSD(ha->fce_dma));
  1006. fcec->addr_h = htonl(MSD(ha->fce_dma));
  1007. iter_reg = fcec->eregs;
  1008. for (cnt = 0; cnt < 8; cnt++)
  1009. *iter_reg++ = htonl(ha->fce_mb[cnt]);
  1010. memcpy(iter_reg, ha->fce, ntohl(fcec->size));
  1011. qla25xx_fw_dump_failed_0:
  1012. if (rval != QLA_SUCCESS) {
  1013. qla_printk(KERN_WARNING, ha,
  1014. "Failed to dump firmware (%x)!!!\n", rval);
  1015. ha->fw_dumped = 0;
  1016. } else {
  1017. qla_printk(KERN_INFO, ha,
  1018. "Firmware dump saved to temp buffer (%ld/%p).\n",
  1019. ha->host_no, ha->fw_dump);
  1020. ha->fw_dumped = 1;
  1021. }
  1022. qla25xx_fw_dump_failed:
  1023. if (!hardware_locked)
  1024. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1025. }
  1026. /****************************************************************************/
  1027. /* Driver Debug Functions. */
  1028. /****************************************************************************/
  1029. void
  1030. qla2x00_dump_regs(scsi_qla_host_t *ha)
  1031. {
  1032. int i;
  1033. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  1034. struct device_reg_24xx __iomem *reg24 = &ha->iobase->isp24;
  1035. uint16_t __iomem *mbx_reg;
  1036. mbx_reg = IS_FWI2_CAPABLE(ha) ? &reg24->mailbox0:
  1037. MAILBOX_REG(ha, reg, 0);
  1038. printk("Mailbox registers:\n");
  1039. for (i = 0; i < 6; i++)
  1040. printk("scsi(%ld): mbox %d 0x%04x \n", ha->host_no, i,
  1041. RD_REG_WORD(mbx_reg++));
  1042. }
  1043. void
  1044. qla2x00_dump_buffer(uint8_t * b, uint32_t size)
  1045. {
  1046. uint32_t cnt;
  1047. uint8_t c;
  1048. printk(" 0 1 2 3 4 5 6 7 8 9 "
  1049. "Ah Bh Ch Dh Eh Fh\n");
  1050. printk("----------------------------------------"
  1051. "----------------------\n");
  1052. for (cnt = 0; cnt < size;) {
  1053. c = *b++;
  1054. printk("%02x",(uint32_t) c);
  1055. cnt++;
  1056. if (!(cnt % 16))
  1057. printk("\n");
  1058. else
  1059. printk(" ");
  1060. }
  1061. if (cnt % 16)
  1062. printk("\n");
  1063. }